JAJSCX6B January 2017 – July 2019 LMK04610
PRODUCTION DATA.
Register CH1_DDLY_BY0 provides control of the following JESD204B control signals. Return to Register Map.
BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
[7:0] | CH1_DDLY[7:0] | RW | 0x0 | Sets number of Digital Delay steps for Channel X. The channel delays 0 to 255 Clock Distribution Path periods compared to other channels. |