JAJSCX6B January 2017 – July 2019 LMK04610
PRODUCTION DATA.
The OUTCH78CNTRL2 Register controls Output CH7_8. Return to Register Map.
BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
[7] | SYSREF_BYP_DYNDIGDLY_GATING_CH7_8 | RW | 0 | Bypass CH7_8 Dynamic Digital Delay Gating |
[6] | SYSREF_BYP_ANALOGDLY_GATING_CH7_8 | RW | 0 | Bypass CH7_8 Analog Delay Gating |
[5] | SYNC_EN_CH7_8 | RW | 0 | Output CH7_8 SYNC Enable |
[4] | HS_EN_CH7_8 | RW | 0 | Output CH7_8 Enable Half-cycle delay |
[3:2] | DRIV_8_SLEW[1:0] | RW | 0x0 | Slew Rate Setting OUTCH8. |
[1:0] | DRIV_7_SLEW[1:0] | RW | 0x0 | Slew Rate Setting OUTCH7. |