JAJSCX6B January 2017 – July 2019 LMK04610
PRODUCTION DATA.
LOS assertion time is programmable between 1 to 8 VCXO clock cycles. The LOS assertion time is programmed through CLKINx_LOS_LAT_SEL[7:0]. LOS_LAT_SEL is an 8-Bit code. Additionally, CLKINx_LOS_FRQ_DBL_EN bit controls the frequency doubler for the LOS block. This is especially important for VCXO frequencies equal or smaller than CLKinX frequency.
For correct operation of LOS, the reference clock must be switched to logic low level (differential or single-ended).
CLKin TO OSCin FREQUENCY RATIO | LOS_LAT_SEL | LOS_FRQ_DBL_EN | MAX LOS DETECTION LATENCY IN CLKin CYCLES |
---|---|---|---|
0.25 | 0010 0000b | 0 | 0.5 |
0.5 | 0000 1000b | 0 | 1 |
1 | 0000 1000b | 1 | 1 |
1 (OSCin ≥ 250MHz) | 0000 0100b | 0 | 2 |
2 | 0000 0100b | 1 | 2 |
4 | 0000 0010b | 1 | 3 |