JAJSD07C September 2016 – December 2022 DS90UB934-Q1
PRODUCTION DATA
Page | Addr (hex) | Register Name | Bit(s) | Field | Type | Default | Description |
---|---|---|---|---|---|---|---|
2 | 0x00 | RESERVED | 7:0 | RESERVED | R/W | 0x0 | Reserved |
2 | 0x01 | RESERVED | 7:0 | RESERVED | R/W | 0xE0 | Reserved |
2 | 0x02 | RESERVED | 7:0 | RESERVED | R/W | 0x0 | Reserved |
2 | 0x03 | RESERVED | 7:0 | RESERVED | R/W | 0x20 | Reserved |
2 | 0x04 | RESERVED | 7:0 | RESERVED | R/W | 0x3F | Reserved |
2 | 0x05 | RESERVED | 7:0 | RESERVED | R/W | 0x0 | Reserved |
2 | 0x06 | RESERVED | 7:0 | RESERVED | R/W | 0x74 | Reserved |
2 | 0x07 | RESERVED | 7:0 | RESERVED | R/W | 0x0A | Reserved |
2 | 0x08-0x0E | RESERVED | 7:0 | RESERVED | R/W | 0x0 | Reserved |
2 | 0x0F | ATP_CTL1 | 7:1 | RESERVED | R/W | 0x0 | Reserved |
0 | EN_LOOP_DRV | R/W | 0x0 | Enable FPD3 data to loop through driver 0: disabled (default) 1: enabled |
|||
2 | 0x10 | ATP_CTL2 | 7:2 | RESERVED | R/W | 0x0 | Reserved |
1 | EN_DATA_OUT | R/W | 0x0 | Enable CMLOUT data output 0: disabled (default) 1: enabled |
|||
0 | RESERVED | R/W | 0x0 | Reserved | |||
2 | 0x11-0x12 | RESERVED | 7:0 | RESERVED | R/W | 0x0 | Reserved |
2 | 0x13 | RESERVED | 7:0 | RESERVED | R/W | 0x20 | Reserved |
2 | 0x14 | RESERVED | 7:0 | RESERVED | R/W | 0x3F | Reserved |