JAJSD15B March   2017  – March 2018 LM5113-Q1

PRODUCTION DATA.  

  1. 特長
  2. アプリケーション
  3. 概要
    1.     Device Images
      1.      アプリケーション概略図
  4. 改訂履歴
  5. Pin Configuration and Functions
    1.     Pin Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Switching Characteristics
    7. 6.7 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Input and Output
      2. 7.3.2 Start-Up and UVLO
      3. 7.3.3 HS Negative Voltage and Bootstrap Supply Voltage Clamping
      4. 7.3.4 Level Shift
    4. 7.4 Device Functional Modes
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1 VDD Bypass Capacitor
        2. 8.2.2.2 Bootstrap Capacitor
        3. 8.2.2.3 Power Dissipation
      3. 8.2.3 Application Curves
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
  11. 11デバイスおよびドキュメントのサポート
    1. 11.1 ドキュメントのサポート
      1. 11.1.1 関連資料
    2. 11.2 ドキュメントの更新通知を受け取る方法
    3. 11.3 コミュニティ・リソース
    4. 11.4 商標
    5. 11.5 静電気放電に関する注意事項
    6. 11.6 Glossary
  12. 12メカニカル、パッケージ、および注文情報

Switching Characteristics

over operating free-air temperature range (unless otherwise noted)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
tLPHL LO turnoff propagation delay LI falling to LOL falling TJ = 25°C 26.5 ns
TJ = –40°C to 125°C 45
tLPLH LO turnon propagation delay LI rising to LOH rising TJ = 25°C 28.0 ns
TJ = –40°C to 125°C 45
tHPHL HO turnoff propagation delay HI falling to HOL falling TJ = 25°C 26.5 ns
TJ = –40°C to 125°C 45
tHPLH HO turnon propagation delay HI rising to HOH rising TJ = 25°C 28 ns
TJ = –40°C to 125°C 45.0
tMON Delay matching
LO on and HO off
TJ = 25°C 1.5 ns
TJ = –40°C to 125°C 8
tMOFF Delay matching
LO off and HO on
TJ = 25°C 1.5 ns
TJ = –40°C to 125°C 8
tHRC HO rise time (0.5 V – 4.5 V) CL = 1000 pF 7 ns
tLRC LO rise time (0.5 V – 4.5 V) CL = 1000 pF 7 ns
tHFC HO fall time (0.5 V – 4.5 V) CL = 1000 pF 3.5 ns
tLFC LO fall time (0.5 V – 4.5 V) CL = 1000 pF 3.5 ns
tPW Minimum input pulse width
that changes the output
10 ns
tBS Bootstrap diode
reverse recovery time
IF = 100 mA, IR = 100 mA 40 ns
Parameters that show only a typical value are ensured by design and may not be tested in production.
LM5113-Q1 30162904.gifFigure 1. Timing Diagram