JAJSDH4I
June 2017 – March 2024
UCC5310
,
UCC5320
,
UCC5350
,
UCC5390
PRODUCTION DATA
1
1
特長
2
アプリケーション
3
概要
4
Device Comparison Table
5
Pin Configuration and Function
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Power Ratings
6.6
Insulation Specifications for D Package
6.7
Insulation Specifications for DWV Package
6.8
Safety-Related Certifications For D Package
6.9
Safety-Related Certifications For DWV Package
6.10
Safety Limiting Values
6.11
Electrical Characteristics
6.12
Switching Characteristics
6.13
Insulation Characteristics Curves
6.14
Typical Characteristics
7
Parameter Measurement Information
7.1
Propagation Delay, Inverting, and Noninverting Configuration
7.1.1
CMTI Testing
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Power Supply
8.3.2
Input Stage
8.3.3
Output Stage
8.3.4
Protection Features
8.3.4.1
Undervoltage Lockout (UVLO)
8.3.4.2
Active Pulldown
8.3.4.3
Short-Circuit Clamping
8.3.4.4
Active Miller Clamp (UCC53x0M)
8.4
Device Functional Modes
8.4.1
ESD Structure
9
Application and Implementation
9.1
Application Information
9.2
Typical Application
9.2.1
Design Requirements
9.2.2
Detailed Design Procedure
9.2.2.1
Designing IN+ and IN– Input Filter
9.2.2.2
Gate-Driver Output Resistor
9.2.2.3
Estimate Gate-Driver Power Loss
9.2.2.4
Estimating Junction Temperature
9.2.3
Selecting VCC1 and VCC2 Capacitors
9.2.3.1
Selecting a VCC1 Capacitor
9.2.3.2
Selecting a VCC2 Capacitor
9.2.3.3
Application Circuits with Output Stage Negative Bias
9.2.4
Application Curve
10
Power Supply Recommendations
11
Layout
11.1
Layout Guidelines
11.2
Layout Example
11.3
PCB Material
12
Device and Documentation Support
12.1
Device Support
12.1.1
サード・パーティ製品に関する免責事項
12.2
Documentation Support
12.2.1
Related Documentation
12.3
Certifications
12.4
ドキュメントの更新通知を受け取る方法
12.5
サポート・リソース
12.6
Trademarks
12.7
静電気放電に関する注意事項
12.8
用語集
13
Revision History
14
Mechanical, Packaging, and Orderable Information
6.13
Insulation Characteristics Curves
A.
Figure 6-1
Thermal Derating Curve for Limiting Current per VDE for D Package
A.
Figure 6-3
Thermal Derating Curve for Limiting Power per VDE for D Package
A.
Figure 6-2
Thermal Derating Curve for Limiting Current per VDE for DWV Package
A.
B.
Figure 6-4
Thermal Derating Curve for Limiting Power per VDE for DWV Package