JAJSE18E March 2017 – May 2021 CC3220MOD , CC3220MODA
PRODUCTION DATA
Figure 8-9 shows the timing diagram for the SPI slave.
Table 8-5 lists the timing parameters for the SPI slave.
ITEM | NAME | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
F(1) | Clock frequency @ VBAT = 3.3 V | 20 | MHz | ||
Clock frequency @ VBAT ≤ 2.3 V | 12 | ||||
T2 | Tclk(1) | Clock period | 50 | ns | |
D(1) | Duty cycle | 45% | 55% | ||
T6 | tIS(1) | RX data setup time | 4 | ns | |
T7 | tIH(1) | RX data hold time | 4 | ns | |
T8 | tOD(1) | TX data output delay | 20 | ns | |
T9 | tOH(1) | TX data hold time | 24 | ns |