JAJSER5A February 2018 – April 2018 LMK05028
PRODUCTION DATA.
PIN | TYPE(1) | DESCRIPTION | |||
---|---|---|---|---|---|
NAME | NO. | ||||
POWER | |||||
GND | PAD | G | Ground / Thermal Pad.
The exposed pad must be connected to PCB ground for proper electrical and thermal performance. A 7x7 via pattern is recommended to connect the IC ground pad to the PCB ground layers. |
||
VDD_IN0 | 3 | P | Core Supply (3.3 V) for Reference Inputs 0 to 3.
Place a nearby 0.1-µF bypass capacitor on each pin. |
||
VDD_IN1 | 16 | P | |||
VDD_IN2 | 9 | P | |||
VDD_IN3 | 4 | P | |||
VDD_XO | 42 | P | Core Supply (3.3 V) for XO and TCXO Inputs.
Place a nearby 0.1-µF bypass capacitor on each pin. |
||
VDD_TCXO | 19 | P | |||
VDD_APLL1 | 49 | P | Core Supply (3.3 V) for PLL1, PLL2, and Digital Blocks.
Place a nearby 0.1-µF bypass capacitor on each pin. |
||
VDD_APLL2 | 37 | P | |||
VDD_DIG | 8 | P | |||
VDDO_0 | 21 | P | Output Supply (1.8, 2.5, or 3.3 V) for Clock Outputs 0 to 7.
Place a nearby 0.1-µF bypass capacitor on each pin. |
||
VDDO_1 | 25 | P | |||
VDDO_23 | 30 | P | |||
VDDO_45 | 50 | P | |||
VDDO_6 | 59 | P | |||
VDDO_7 | 63 | P | |||
CORE BLOCKS | |||||
LF1 | 47 | A | External Loop Filter Capacitor for APLL1 and APLL2.
Place a nearby 0.1-µF capacitor on each pin. |
||
LF2 | 39 | A | |||
CAP_APLL1 | 48 | A | External Bypass Capacitors for APLL1, APLL2, and Digital Blocks.
Place a nearby 10-µF bypass capacitor on each pin. |
||
CAP_APLL2 | 38 | A | |||
CAP_DIG | 7 | A | |||
INPUT BLOCKS | |||||
IN0_P | 1 | I | DPLL Reference Clock Inputs 0 to 3.
Each input pair can accept a differential or single-ended clock signal for synchronizing the DPLLs. Each pair has a programmable input type with internal termination to support AC- or DC-coupled clocks. A single-ended LVCMOS clock can be applied to the P input with the N input pulled down to ground. An unused input pair can be left floating. LVCMOS input mode is recommended for input frequencies from 5 MHz down to 1 Hz (1 PPS or pulse-per-second). |
||
IN0_N | 2 | I | |||
IN1_P | 14 | I | |||
IN1_N | 15 | I | |||
IN2_P | 10 | I | |||
IN2_N | 11 | I | |||
IN3_P | 5 | I | |||
IN3_N | 6 | I | |||
XO_P | 43 | I | XO Input.
This input pair can accept a differential or single-ended clock signal from a low-jitter local oscillator to lock the APLLs. This input has a programmable input type with internal termination to support AC- or DC-coupled clocks. A single-ended LVCMOS clock (up to 2.5 V) can be applied to the P input with the N input pulled down to ground. |
||
XO_N | 44 | I | |||
TCXO_IN | 18 | I | TCXO Input.
This input can accept an AC-coupled sinewave, clipped-sinewave, or single-ended clock signal from a stable oscillator (TCXO/OCXO) to lock the TCXO-DPLL if used by a DPLL configuration. The input swing must be less than 1.3 Vpp before AC-coupling to the input pin, which has weak internal biasing of 0.6 V and no internal termination. Leave pin floating if unused. |
||
OUTPUT BLOCKS | |||||
OUT0_P | 22 | O | Clock Outputs 0 to 3 Bank.
Each programmable output driver pair can support AC-LVDS, AC-CML, AC-LVPECL, HCSL, or 1.8/2.5-V LVCMOS clocks (one or two per pair). Unused differential outputs should be terminated if active or left floating if disabled through registers. The OUT[0:3] bank requires at least one clock from the PLL2 domain if enabled. This bank is preferred for PLL2 clocks to minimize output crosstalk. |
||
OUT0_N | 23 | O | |||
OUT1_P | 27 | O | |||
OUT1_N | 26 | O | |||
OUT2_P | 31 | O | |||
OUT2_N | 32 | O | |||
OUT3_P | 34 | O | |||
OUT3_N | 33 | O | |||
OUT4_P | 51 | O | Clock Outputs 4 to 7 Bank.
Each programmable output driver pair can support AC-LVDS, AC-CML, AC-LVPECL, HCSL, or 1.8/2.5-V LVCMOS clocks (one or two per pair). Unused differential outputs should be terminated if active or left floating if disabled through registers. The OUT[4:7] bank requires at least one clock from the PLL1 domain. This bank is preferred for PLL1 clocks to minimize output crosstalk. |
||
OUT4_N | 52 | O | |||
OUT5_P | 54 | O | |||
OUT5_N | 53 | O | |||
OUT6_P | 57 | O | |||
OUT6_N | 58 | O | |||
OUT7_P | 62 | O | |||
OUT7_N | 61 | O | |||
LOGIC CONTROL / STATUS (2)(3) | |||||
HW_SW_CTRL | 64 | I | Device Start-Up Mode Select (3-level, 1.8-V compatible).
This input selects the device start-up mode that determines the memory page used to initialize the registers, serial interface, and logic pin functions. The input level is sampled only at device power-on reset (POR). See Table 1 for start-up mode descriptions and logic pin functions. |
||
PDN | 46 | I | Device Power-Down (active low).
When PDN is pulled low, the device is in hard reset and all blocks including the serial interface are powered down. When PDN is pulled high, the device is started according to device mode selected by HW_SW_CTRL and begins normal operation with all internal circuits reset to their initial state. |
||
SDA/SDI | 35 | I/O | I2C Serial Data I/O (SDA) or SPI Serial Data Input (SDI). See Table 1.
The default 7-bit I2C address is 11000xxb, where the MSB bits (11000b) are initialized from on-chip EEPROM and the LSB bits (xxb) are determined by the logic input pins. When HW_SW_CTRL is 0, the LSBs are determined by the GPIO[2:1] input levels during POR. When HW_SW_CTRL is 1, the LSBs are fixed to 00b. |
||
SCL/SCK | 36 | I | I2C Serial Clock Input (SCL) or SPI Serial Clock Input (SCK). See Table 1. | ||
GPIO0/SYNCN | 45 | I | Multifunction Inputs or Outputs.
See Table 1. |
||
GPIO1/SCS | 24 | I | |||
GPIO2/SDO | 60 | I/O | |||
GPIO3/FINC1 | 40 | I | |||
GPIO4/FDEC1 | 41 | I | |||
GPIO5/FINC2 | 12 | I/O | |||
GPIO6/FDEC2 | 13 | I/O | |||
STATUS1 | 56 | I/O | Status Outputs [1:0].
Each output has programmable status signal selection, driver type (3.3-V LVCMOS or open-drain), and status polarity. Open-drain requires an external pullup resistor. Leave pin floating if unused. |
||
STATUS0 | 55 | I/O | |||
INSEL0_1 | 17 | I | Manual Reference Input Selection for DPLL1.
INSEL0_[1:0] = 00b (IN0), 01b (IN1), 10b (IN2), or 11b (IN3). Leave pin floating if unused. |
||
INSEL0_0 | 20 | I | |||
INSEL1_1 | 29 | I | Manual Reference Input Selection for DPLL2.
INSEL1_[1:0] = 00b (IN0), 01b (IN1), 10b (IN2), or 11b (IN3). Leave pin floating if unused. |
||
INSEL1_0 | 28 | I |