9 Revision History
Changes from Revision E (February 2023) to Revision F (June 2024)
- 「製品情報」表を「パッケージ情報」表に変更Go
- Changed the JESD204C Transport
Layer Data Formats section by updated the
table titles with correct JMODES Go
Changes from Revision D (July 2022) to Revision E (February 2023)
- Changed the JESD204C Transport
Layer Data Formats section to match revision B
of the data sheetGo
- Changed text "0x00 to 0xFF and repeats" to: 0x00 to "K – 1 and clarified behaviour when K > 256." in Ramp Test Mode
Go
- Fix exponent in CAL_LP Register. From: (23 + 1) x 256 x tCLK To:
(233 + 1) x 256 x tCLK
Go
Changes from Revision C (December 2020) to Revision D (July 2022)
- Changed the Functional Block Diagram
Go
- Added the Application Curves sectionGo
- Added the Application Curves sectionGo
Changes from Revision A (May 2020) to Revision B (December 2020)
- 製品ステータスを「事前情報」から「量産データ」に変更Go
Changes from Revision * (April 2019) to Revision A (May 2020)
- 「特長」を変更:「4x および 8x の複素数間引き」を4x、8x、16x および 32x の複素数間引きGo
- 「特長」に「イコライゼーション用のプログラム可能な FIR フィルタ」を追加Go
- Added //Operating free-air temperature// parameter to //Absolute Maximum Ratings// tableGo
- Added information about dual-input single-channel mode to the Analog Inputs section Go
- Added Programmable FIR filter (PFIR) sectionGo
- Changed Figure 6-8 to account for 16x and 32x decimationGo
- Changed Figure 6-9 to account for 16x and 32x decimationGo
- Added Figure 6-15 through Figure 6-18 composite response plots and associated filter coefficients.Go
- Changed Table 6-21 to include additional JMODEs and added associated bit packing tables.Go
- Changed Short Transport Test Patter section to include test
patterns for N'=12, F=2 and S=4Go
- Changed the INA and INB gain trim register names in Table 6-64
Go
- Changed register map to include DUAL DES control and PFIR
registersGo