JAJSFA5E September 2015 – April 2018 LMK03318
PRODUCTION DATA.
Margin Control
Bit # | Field | Type | Reset | EEPROM | Description | |
---|---|---|---|---|---|---|
[7] | RSRVD | - | - | N | Reserved. | |
[6:4] | MARGIN_DIG_STEP[2:0] | R | 0x0 | N | Margin Digital Step. MARGIN_DIG_STEP allows the current level of the margin selection pin (GPIO[5]) to be read. | |
MARGIN_DIG_STEP | Value | |||||
0 (0x0) | STEP1 | |||||
1 (0x1) | STEP2 | |||||
2 (0x2) | STEP3 | |||||
3 (0x3) | STEP4. (Nominal loading for zero frequency offset | |||||
4 (0x4) | STEP5 | |||||
5 (0x5) | STEP6 | |||||
6 (0x6) | STEP7 | |||||
7 (0x7) | STEP8 | |||||
[3:2] | MARGIN_OPTION[1:0] | RW | 0x0 | Y | Margin Option Select. The MARGIN_OPTION field defines the operation of the Frequency Margining as follows. | |
MARGIN_OPTIONS | MARGIN Mode | |||||
0 (0x0) | Margining Enabled when GPIO4 pin is low. GPIO5 pin selects the frequency offset setting (STEP1 to STEP8). When GPIO4 pin is high, STEP4 offset value is selected to use the nominal crystal loading. | |||||
1 (0x1) | Margining Enabled. GPIO5 pin selects the frequency offset setting (STEP1 to STEP8). GPIO4 pin state is ignored. | |||||
2 (0x2) | Margining Enabled. Frequency offset is controlled by XOOFFSET_SW register bits (R104 and R105). | |||||
[1:0] | RSRVD | - | - | N | Reserved. |