JAJSFF4D May 2018 – December 2019 MSP430FR2153 , MSP430FR2155 , MSP430FR2353 , MSP430FR2355
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | DEVICE GRADE | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|---|
VCC | Supply voltage | T | 2.4 | 3.6 | V | |||
IIDDR | Quiescent current of resistor ladder into VREF_INT | T | 5 | µA | ||||
IIOAD | OA + DAC output load current | Low-power mode | T | 0.2 | mA | |||
High-power mode | 1 | |||||||
tST(FS) | OA + DAC settling time, full scale | DACDAT = 0x80h→0xF7Fh→0x80h | OAPM = 1 | T | 477 | µs | ||
OAPM = 0 | 160 | |||||||
tST(C-C) | OA + DAC settling time, code to code | DACDAT = 0x3F8h→408h→0x3F8h
or DACDAT = 0xBF8h→C08h→0xBF8h |
OAPM = 1 | T | 2 | 10 | µs | |
OAPM = 0 | 2 | 5 | ||||||
INL | OA + DAC integral nonlinearity | DACSREF = DVCC, DVCC = 3.0 V | T | –4 | 4 | LSB | ||
DNL | OA + DAC differential nonlinearity | DACSREF = DVCC, DVCC = 3.0 V | T | –1 | 1 | LSB | ||
VOUT | Output voltage range | No load, DACSREF = DVCC, DACDAT = 0 | T | 0 | 0.005 | V | ||
RLOAD = 3 kΩ , DACSREF = DVCC,
DACDAT = 0 |
0 | 0.1 | ||||||
RLOAD = 3 kΩ , DACSREF = DVCC,
DACDAT = 0FFFh |
DVCC – 0.1 | DVCC |