10.6.10 DACPWDWN Register (Offset = 09h) [reset = FFFFh]
DACPWDWN is shown in Figure 61 and described in Table 18.
Return to Summary Table.
Figure 61. DACPWDWN Register
15 |
14 |
13 |
12 |
11 |
10 |
9 |
8 |
RESERVED |
RESERVED |
RESERVED |
RESERVED |
DAC7-PWDWN |
DAC6-PWDWN |
DAC5-PWDWN |
DAC4-PWDWN |
R-1h |
R-1h |
R-1h |
R-1h |
R/W-1h |
R/W-1h |
R/W-1h |
R/W-1h |
|
7 |
6 |
5 |
4 |
3 |
2 |
1 |
0 |
DAC3-PWDWN |
DAC2-PWDWN |
DAC1-PWDWN |
DAC0-PWDWN |
RESERVED |
RESERVED |
RESERVED |
RESERVED |
R/W-1h |
R/W-1h |
R/W-1h |
R/W-1h |
R-1h |
R-1h |
R-1h |
R-1h |
|
Table 18. DACPWDWN Register Field Descriptions
Bit |
Field |
Type |
Reset |
Description |
15 |
RESERVED |
R |
1h |
This bit is reserved.
|
14 |
RESERVED |
R |
1h |
This bit is reserved.
|
13 |
RESERVED |
R |
1h |
This bit is reserved.
|
12 |
RESERVED |
R |
1h |
This bit is reserved.
|
11 |
DAC7-PWDWN |
R/W |
1h |
When set to 1 the corresponding DAC is in power-down mode and its output is connected to GND through a 10-kΩ internal resistor.
|
10 |
DAC6-PWDWN |
R/W |
1h |
9 |
DAC5-PWDWN |
R/W |
1h |
8 |
DAC4-PWDWN |
R/W |
1h |
7 |
DAC3-PWDWN |
R/W |
1h |
6 |
DAC2-PWDWN |
R/W |
1h |
5 |
DAC1-PWDWN |
R/W |
1h |
4 |
DAC0-PWDWN |
R/W |
1h |
3 |
RESERVED |
R |
1h |
This bit is reserved.
|
2 |
RESERVED |
R |
1h |
This bit is reserved.
|
1 |
RESERVED |
R |
1h |
This bit is reserved.
|
0 |
RESERVED |
R |
1h |
This bit is reserved.
|