JAJSFU8D November 2017 – June 2024 ADS8166 , ADS8167 , ADS8168
PRODUCTION DATA
This register controls the low-power modes offered by the device. Write access to this register is disabled on power-up. To enable write access, configure the REG_ACCESS register.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
0 | 0 | 0 | PD_REFby2 | PD_REF | PD_REFBUF | PD_ADC | 0 |
R-0b | R-0b | R-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R-0b |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7-5 | 0 | R | 000b | Reserved bits. Reads return 000b. |
4 | PD_REFby2 | R/W | 0b | This bit powers down the internal REFby2 buffer. 0b = REFby2 buffer is powered up 1b = REFby2 buffer is powered down |
3 | PD_REF | R/W | 0b | This bit powers down the internal reference. 0b = Internal reference is powered up 1b = Internal reference is powered down |
2 | PD_REFBUF | R/W | 0b | This bit powers down the internal reference buffer. 0b = Internal reference buffer is powered up 1b = Internal reference buffer is powered down |
1 | PD_ADC | R/W | 0b | This bit powers down the converter module. 0b = Converter module is powered up 1b = Converter module is powered down |
0 | 0 | R | 0b | Reserved bits. Do not write. Reads return 0b. |
To power-down the converter module, set the PD_ADC bit in the PD_CNTL register. The converter module powers down on the rising edge of CS. To power-up the converter module, reset the PD_ADC bit in the PD_CNTL register. The converter module starts to power-up on the rising edge of CS. Wait for tPU_ADC before initiating any conversion or data transfer operation.
To power-down the internal reference buffer, set the PD_REFBUF bit in the PD_CNTL register. The internal reference buffer powers down on the rising edge of CS.
To power-down the internal reference, set the PD_REF bit in the PD_CNTL register. The internal reference powers down on the rising edge of CS.