JAJSFU8D November 2017 – June 2024 ADS8166 , ADS8167 , ADS8168
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
CONVERSION CYCLE | ||||||
tCONV | Conversion time | ADS8168 | 660 | ns | ||
ADS8167 | 1200 | |||||
ADS8166 | 2500 | |||||
ASYNCHRONOUS RESET, AND LOW POWER MODES | ||||||
td_RST | Delay time: RST rising to READY rising | 4 | ms | |||
tPU_ADC | Power-up time for converter module | Change PD_ADC = 1b to 0b | 1 | ms | ||
tPU_REFIO | Power-up time for internal reference | Change PD_REF = 1b to 0b | 5 | ms | ||
tPU_REFBUF | Power-up time for internal reference buffer | Change PD_REFBUF = 1b to 0b | 10 | ms | ||
tPU_Device | Power-up time for device | 10 | ms | |||
SPI-COMPATIBLE SERIAL INTERFACE | ||||||
tden_CSDO | Delay time: CS falling to data enable | 15 | ns | |||
tdz_CSDO | Delay time: CS rising to SDO going to Hi-Z | 15 | ns | |||
td_CKDO | Delay time: SCLK launch edge to (next) data valid on SDO | 19 | ns | |||
tht_CKDO | Hold time: SCLK launch edge to (previous) data valid on SDO | 2.5 | ns | |||
td_CSRDY_t | Delay time: CS falling to READY falling | 15 | ns | |||
SOURCE-SYNCHRONOUS SERIAL INTERFACE (External Clock) | ||||||
td_CKSTR_r | Delay time: SCLK launch edge to READY rising | 23 | ns | |||
td_CKSTR_f | Delay time: SCLK launch edge to READY falling | 23 | ns | |||
toff_STRDO_f | Time offset: READY falling to (next) data valid on SDO | –2 | 2 | ns | ||
toff_STRDO_r | Time offset: READY rising to (next) data valid on SDO | –2 | 2 | ns | ||
tph_STR | Strobe output high time | 2.35V ≤ DVDD ≤ 5.5V | 0.45 | 0.55 | tSTR | |
tpl_STR | Strobe output low time | 2.35V ≤ DVDD ≤ 5.5V | 0.45 | 0.55 | tSTR |