JAJSFU8D November 2017 – June 2024 ADS8166 , ADS8167 , ADS8168
PRODUCTION DATA
This register reflects the high threshold ALERT status for the analog input channels. The bits in this register are updated after every conversion.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ALERT_HI_ AIN7 | ALERT_HI_ AIN6 | ALERT_HI_ AIN5 | ALERT_HI_ AIN4 | ALERT_HI_ AIN3 | ALERT_HI_ AIN2 | ALERT_HI_ AIN1 | ALERT_HI_ AIN0 |
R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | ALERT_HI_AIN7 | R | 0b | These bits indicate if
the high threshold for the respective analog input has been exceeded
by the last conversion result from the respective analog input. 0b = High threshold is not exceeded 1b = High threshold has been exceeded |
6 | ALERT_HI_AIN6 | R | 0b | |
5 | ALERT_HI_AIN5 | R | 0b | |
4 | ALERT_HI_AIN4 | R | 0b | |
3 | ALERT_HI_AIN3 | R | 0b | |
2 | ALERT_HI_AIN2 | R | 0b | |
1 | ALERT_HI_AIN1 | R | 0b | |
0 | ALERT_HI_AIN0 | R | 0b |
The status of the individual bits in this register is evaluated after every conversion. The contents of this register ascertain if the last output data are within the specified high threshold for the respective analog input channels.