JAJSG09F October 2015 – December 2019 MSP430FR2433
PRODUCTION DATA.
The Timer0_A3 and Timer1_A3 modules are 16-bit timers and counters with three capture/compare registers each. Both timers support multiple captures or compares, PWM outputs, and interval timing (see Table 6-11 and Table 6-12). Both timers have extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each capture/compare register.
The CCR0 registers on Timer0_A3 and Timer1_A3 are not externally connected and can be used only for hardware period timing and interrupt generation. In Up mode, these CCR0 registers can be used to set the overflow value of the counter.
PORT PIN | DEVICE INPUT SIGNAL | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL |
---|---|---|---|---|---|
P1.0 | TA0CLK | TACLK | Timer | N/A | |
ACLK (internal) | ACLK | ||||
SMCLK (internal) | SMCLK | ||||
CCI0A | CCR0 | TA0 | |||
CCI0B | Timer1_A3 CCI0B input | ||||
DVSS | GND | ||||
DVCC | VCC | ||||
P1.1 | TA0.1 | CCI1A | CCR1 | TA1 | TA0.1 |
from RTC (internal) | CCI1B | Timer1_A3 CCI1B input | |||
DVSS | GND | ||||
DVCC | VCC | ||||
P1.2 | TA0.2 | CCI2A | CCR2 | TA2 | TA0.2 |
CCI2B | Timer1_A3 CCI2B input,
IR Input |
||||
DVSS | GND | ||||
DVCC | VCC |
PORT PIN | DEVICE INPUT SIGNAL | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL |
---|---|---|---|---|---|
P1.6 | TA1CLK | TACLK | Timer | N/A | |
ACLK (internal) | ACLK | ||||
SMCLK (internal) | SMCLK | ||||
CCI0A | CCR0 | TA0 | |||
Timer0_A3 CCR0B output (internal) | CCI0B | ||||
DVSS | GND | ||||
DVCC | VCC | ||||
P1.5 | TA1.1 | CCI1A | CCR1 | TA1 | TA1.1 |
Timer0_A3 CCR1B output (internal) | CCI1B | to ADC trigger | |||
DVSS | GND | ||||
DVCC | VCC | ||||
P1.4 | TA1.2 | CCI2A | CCR2 | TA2 | TA1.2 |
Timer0_A3 CCR2B output (internal) | CCI2B | IR Input | |||
DVSS | GND | ||||
DVCC | VCC |
The interconnection of Timer0_A3 and Timer1_A3 can be used to modulate the eUSCI_A pin of UCA0TXD/UCA0SIMO in either ASK or FSK mode, with which a user can easily acquire a modulated infrared command for directly driving an external IR diode. The IR functions are fully controlled by SYS configuration registers 1 including IREN (enable), IRPSEL (polarity select), IRMSEL (mode select), IRDSSEL (data select), and IRDATA (data) bits. For more information, see the System Resets, Interrupts, and Operating Modes, System Control Module (SYS) chapter in the MP430FR4xx and MP430FR2xx Family User's Guide.
The Timer2_A2 and Timer3_A2 modules are 16-bit timers and counters with two capture/compare registers each. Both timers support multiple captures or compares and interval timing (see Table 6-13 and Table 6-14). Both timers have extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each capture register.
The CCR0 registers on Timer2_TA2 and Timer3_TA2 are not externally connected and can be used only for hardware period timing and interrupt generation. In Up mode, these CCR0 registers can be used to set the overflow value of the counter. Timer2_A2 and Timer3_A2 are only internally connected and do not support PWM output.
DEVICE INPUT SIGNAL | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL |
---|---|---|---|---|
ACLK (internal) | ACLK | Timer | N/A | |
SMCLK (internal) | SMCLK | |||
CCI0A | CCR0 | TA0 | ||
CCI0B | Timer3_A3 CCI0B input | |||
DVSS | GND | |||
DVCC | VCC | |||
CCI1A | CCR1 | CCR1 | ||
CCI1B | Timer3_A3 CCI1B input | |||
DVSS | GND | |||
DVCC | VCC |
DEVICE INPUT SIGNAL | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL |
---|---|---|---|---|
ACLK (internal) | ACLK | Timer | N/A | |
SMCLK (internal) | SMCLK | |||
CCI0A | CCR0 | TA0 | ||
Timer3_A3 CCI0B input | CCI0B | |||
DVSS | GND | |||
DVCC | VCC | |||
CCI1A | CCR1 | CCR1 | ||
Timer3_A3 CCI1B input | CCI1B | |||
DVSS | GND | |||
DVCC | VCC |