JAJSG13G October 2012 – August 2018 MSP430FR5947 , MSP430FR59471 , MSP430FR5948 , MSP430FR5949 , MSP430FR5957 , MSP430FR5958 , MSP430FR5959 , MSP430FR5967 , MSP430FR5968 , MSP430FR5969 , MSP430FR59691
PRODUCTION DATA.
MODULE | TEST CONDITIONS | REFERENCE CLOCK | MIN | TYP | MAX | UNIT |
---|---|---|---|---|---|---|
Timer_A | Module input clock | 3 | μA/MHz | |||
Timer_B | Module input clock | 5 | μA/MHz | |||
eUSCI_A | UART mode | Module input clock | 5.5 | μA/MHz | ||
eUSCI_A | SPI mode | Module input clock | 3.5 | μA/MHz | ||
eUSCI_B | SPI mode | Module input clock | 3.5 | μA/MHz | ||
eUSCI_B | I2C mode, 100 kbaud | Module input clock | 3.5 | μA/MHz | ||
RTC_B | 32 kHz | 100 | nA | |||
MPY | Only from start to end of operation | MCLK | 25 | μA/MHz | ||
AES | Only from start to end of operation | MCLK | 21 | μA/MHz | ||
CRC | Only from start to end of operation | MCLK | 2.5 | μA/MHz |