JAJSG17D June 2014 – August 2018 MSP430FR5986 , MSP430FR5987 , MSP430FR5988 , MSP430FR5989 , MSP430FR59891 , MSP430FR6987 , MSP430FR6988 , MSP430FR6989 , MSP430FR69891
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|---|
fTA | Timer_A input clock frequency | Internal: SMCLK or ACLK,
External: TACLK, Duty cycle = 50% ±10% |
2.2 V, 3.0 V | 16 | MHz | ||
tTA,cap | Timer_A capture timing | All capture inputs, minimum pulse duration required for capture | 2.2 V, 3.0 V | 20 | ns |
Table 5-15 lists the characteristics of the Timer_B.