JAJSGO7C July 2013 – November 2017 TAS5760LD
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
DSCLK | Allowable SCLK Duty Cycle | 45% | 50% | 55% | ||
tH_L | Time high and low, SCLK, LRCK, SDIN | 10 | ns | |||
tSU
tHLD |
Setup and Hold time. LRCK, SDIN input to SCLK edge | Input tRISE ≤ 1 ns, input tFALL ≤ 1 ns | 5 | ns | ||
Input tRISE ≤ 4 ns, input tFALL ≤ 4 ns | 8 | |||||
Input tRISE ≤ 8 ns, input tFALL ≤ 8 ns | 12 | |||||
tRISE | Rise-time SCLK, LRCK, SDIN inputs | 8 | ns | |||
tFALL | Fall-time SCLK, LRCK, SDIN inputs | 8 | ns | |||
fS | Supported Input Sample Rates | Sample rates above 48kHz supported by "double speed mode," which is activated through the I²C control port | 32 | 96 | kHz | |
fSCLK | Supported SCLK Frequencies | Values include: 32, 48, 64 | 32 | 64 | fS |