9.6.102 RMS_CFG Register (Address = 0xC0) [reset = 0x0]
RMS_CFG is shown in Figure 120 and described in Table 116.
Return to the Summary Table.
Figure 120. RMS_CFG Register
7 |
6 |
5 |
4 |
3 |
2 |
1 |
0 |
RMS_CHID[3:0] |
RESERVED |
RMS_DC_SUB |
RMS_SAMPLES[1:0] |
R/W-0b |
R-0b |
R/W-0b |
R/W-0b |
|
Table 116. RMS_CFG Register Field Descriptions
Bit |
Field |
Type |
Reset |
Description |
7-4 |
RMS_CHID[3:0] |
R/W |
0b |
Select analog input channel for RMS computation. |
3 |
RESERVED |
R |
0b |
Reserved. Reads return 0b. |
2 |
RMS_DC_SUB |
R/W |
0b |
Subtract DC component from the RMS result.
0b = Do not subtract DC component.
1b = Subtract DC component.
|
1-0 |
RMS_SAMPLES[1:0] |
R/W |
0b |
Number of samples for computing RMS result. Additional 40 samples are required for completing RMS computation.
0b = 1024
1b = 4096
10b = 16384
11b = 65536
|