9.6.13 CHANNEL_SEL Register (Address = 0x11) [reset = 0x0]
CHANNEL_SEL is shown in Figure 31 and described in Table 27.
Return to the Summary Table.
Figure 31. CHANNEL_SEL Register
7 |
6 |
5 |
4 |
3 |
2 |
1 |
0 |
ZCD_CHID[3:0] |
MANUAL_CHID[3:0] |
R/W-0b |
R/W-0b |
|
Table 27. CHANNEL_SEL Register Field Descriptions
Bit |
Field |
Type |
Reset |
Description |
7-4 |
ZCD_CHID[3:0] |
R/W |
0b |
Input channel to treat as ZCD input. If the selected channel is configured as an analog input, internally generated ZCD signal is used (setup thresholds accordingly). If the selected channel is a digital input, the digital signal on this channel is directly used as ZCD signal. |
3-0 |
MANUAL_CHID[3:0] |
R/W |
0b |
In manual mode (SEQ_MODE = 00b), this field contains the 4-bit channel ID of the analog input channel for next ADC conversion. For valid ADC data, the selected channel must not be configured as GPIO in PIN_CFG register.
0b = AIN0
1b = AIN1
10b = AIN2
11b = AIN3
100b = AIN4
101b = AIN5
110b = AIN6
111b = AIN7
1000b = Reserved.
|