JAJSIK5D February 2020 – February 2024 AWR2243
PRODUCTION DATA
FUNCTION | AWR2243(1) | AWR1243 | AWR1443 | AWR1642 | AWR1843 | |
---|---|---|---|---|---|---|
Number of receivers | 4 | 4 | 4 | 4 | 4 | |
Number of transmitters | 3(2) | 3 | 3 | 2 | 3(2) | |
On-chip memory | — | — | 576KB | 1.5MB | 2MB | |
Max I/F (Intermediate Frequency) (MHz) |
20 |
15 | 5 | 5 | 10 | |
Max real/complex 2x sampling rate (Msps) |
45 |
37.5 | 12.5 | 12.5 | 25 | |
Max complex 1x sampling rate (Msps) | 22.5 | 18.75 | 6.25 | 6.25 | 12.5 | |
Processor | ||||||
MCU (R4F) | — | — | Yes | Yes | Yes | |
DSP (C674x) | — | — | — | Yes | Yes | |
Peripherals | ||||||
Serial Peripheral Interface (SPI) ports | 1 | 1 | 1 | 2 | 2 | |
Quad Serial Peripheral Interface (QSPI) | — | — | Yes | Yes | Yes | |
Inter-Integrated Circuit (I2C) interface | 1 | — | 1 | 1 | 1 | |
Controller Area Network (DCAN) interface | — | — | Yes | Yes | Yes | |
CAN FD | — | — | — | Yes | Yes | |
Trace | — | — | — | Yes | Yes | |
PWM | — | — | — | Yes | Yes | |
Hardware In Loop (HIL/DMM) | — | — | — | Yes | Yes | |
GPADC | Yes | — | Yes | Yes | Yes | |
LVDS/Debug(3) | Yes | Yes | Yes | Yes | Yes | |
CSI2 | Yes | Yes | — | — | — | |
Hardware accelerator | — | — | Yes | — | Yes | |
1-V bypass mode | Yes | Yes | Yes | Yes | Yes | |
Cascade (20-GHz sync) | Yes | — | — | — | — | |
JTAG | — | — | Yes | Yes | Yes | |
Number of Tx that can be simultaneously used(2) | 3(2) | 2 | 2 | 2 | 3(2) | |
Per chirp configurable Tx phase shifter | Yes | — | — | — | Yes | |
Product status(4) | PRODUCT PREVIEW
(PP), ADVANCE INFORMATION (AI), or PRODUCTION DATA (PD) |
PD | PD | PD | PD | PD |