JAJSK36A October 2020 – September 2023 DAC43701-Q1 , DAC53701-Q1
PRODUCTION DATA
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TARGET_ADDRESS | GPI_CONFIG | RESERVED | FB_IMP | ||||||||||||
R/W-00 | R/W-000 | R/W-00h | R/W-device-specific |
Bit | Field | Type | Reset | Description | ||
---|---|---|---|---|---|---|
15:14 | TARGET_ADDRESS | R/W | 00 | AD1-AD0 of target address as per Table 7-10 | ||
13:11 | GPI_CONFIG | R/W | 000 | Refer to Table 7-1 for the GPI configuration | ||
10:6 | RESERVED | R/W | 00h | Reserved. | ||
5:0 | FB_IMP | R/W | Device-specific | These register bits store the measured error of the dc impedance from the FB pin to ground with respect to the typical value, for internal reference with gains 3 × and 4 ×. This value is stored in the NVM. An overwrite to these NVM bits clears this information permanently. The error resolution is 1% and the measurement accuracy is ±2%. |