Figure 6-3 describes the primary power-up sequencing when similar
MCU and Main voltage domains are combined into common power
rails. Combining MCU and Main voltage domains simplifies PDN
design by reducing total number of power rails and sources
while making MCU and Main processor sub-systems operational
dependent on common power rails. Table 8-1 in Section 8.1, Power Supply Mapping
captures recommended device power supply groups to power
rail mapping summary.
- Time Stamp Markers
T0 – 3.3V voltages start ramp-up to
VOPR MIN. (0ms)
T1 – 1.8V
voltages start ramp-up to VOPR MIN.
(2ms)
T2 – Low voltage core supplies start
ramp-up to VOPR MIN. (3ms)
T3 –
Low voltage RAM array voltages start ramp-up to
VOPR MIN. (4ms)
T4 – OSC1 is
stable and PORz/MCU_PORz are de-asserted to
release processor from reset. (13ms)
- Any MCU or Main dual voltage IO
supplies (VDDSHVn_MCU or VDDSHVn) being supplied
by 3.3V to support 3.3V digital interfaces. A few
supplies could have varying start times between T0
to T1 due to PDN designs using different power
resources with varying turn-on & ramp-up time
delays.
- Any MCU
or Main dual voltage IO supplies (VDDSHVn_MCU or
VDDSHVn) being supplied by 1.8V to support 1.8V
digital interfaces. When eMMC memories are used,
Main 1.8V supplies could have a ramp-up aligned to
T3 due to PDN designs grouping supplies with
VDD_MMC0.
- VDDSHV5
supports MMC1 signaling for SD memory cards. If
compliant high-speed SD card operation is needed,
then an independent, dual voltage (3.3V/1.8V)
power source and rail are required. The start of
ramp-up to 3.3V will be same as other 3.3V domains
as shown. If SD card is not needed or standard
data rates with fixed 3.3V operation is
acceptable, then domain can be grouped with
digital IO 3.3V power rail. If a SD card is
capable of operating with fixed 1.8V, then domain
can be grouped with digital IO 1.8V power
rail.
- VDDA_3P3_USB is 3.3V analog domain used for USB
2.0 differential interface signaling. A low noise,
analog supply is recommended to provide best
signal integrity for USB data eye mask compliance.
The start of ramp-up to 3.3V will be same as other
3.3V domains as shown. If USB interface is not
needed or data bit errors can be tolerated, then
domain can be grouped with 3.3V digital IO power
rail either directly or through a supply
filter.
- VDDA_1P8_<phy> are 1.8V analog domains
supporting multiple serial PHY interfaces. A low
noise, analog supply is recommended to provide
best signal integrity, interface performance and
spec compliance. If any of these interfaces are
not needed, data bit errors or non-compliant
operation can be tolerated, then domains can be
grouped with digital IO 1.8V power rail either
directly or through an in-line supply filter is
allowed.
- VDD_MMC0
is 1.8V digital supply supporting MMC0 signaling
for eMMC interface. If MMC0 or eMMC0 interface is
not needed, then domain can be grouped with
digital IO 1.8V power rail with power up time
stamp at T1. However, if MMC0 interface is needed,
then VDD_MMC0 must not start ramp-up until time
stamp T3 after VDD_CORE has reached VOPR
MIN. Any MCU or Main dual voltage IO
operating at 1.8V can be grouped with VDD_MMC0
into a common power rail with power up time stamp
T3.
- VDD_MCU
is a digital voltage supply with a wide
operational voltage range and power sequencing
flexibility, enabling it to be grouped and
ramped-up with either 0.8V VDD_CORE at time stamp
T2 or 0.85V RAM array domains (VDDAR_xxx) at time
stamp T3.
- VDDA_1P8_<clk/pll/ana> are 1.8V analog
domains supporting clock oscillator, PLL and
analog circuitry needing a low noise supply for
optimal performance. It is not recommended to
combine analog VDDA_1P8_<phy> domains or
digital VDDSHVn_MCU and VDDSHVn IO domains since
high frequency switching noise could negatively
impact jitter performance of clock, PLL and DLL
signals.
- VDDA_0P8_<dll/pll> are 0.8V analog domains
supporting PLL and DLL circuitry needing a low
noise supply for optimal performance. It is not
recommended to combine these domains with any
other 0.8V domains since high frequency switching
noise could negatively impact jitter performance
of PLL and DLL signals.
- Minimum
set-up and hold times shown with respect to
MCU_PORz and PORz asserting high to latch
MCU_BOOTMODEn (referenced to MCU_VDDSHV0) and
BOOTMODEn (reference to VDDSHV2) settings into
registers during power up sequence.
- Minimum
elapsed time from crystal oscillator circuitry
being energized (VDDS_OSC1 at T1) until stable
clock frequency is reached depends upon on crystal
oscillator, capacitor parameters and PCB parasitic
values. A conservative 10ms elapsed time defined
by (T4 – T1) time stamps is shown. This could be
reduced depending upon customer’s clock circuit
(that is, crystal oscillator or clock generator)
and PCB designs.