JAJSKY8K February 2019 – April 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1
PRODUCTION DATA
For more details about features and additional description information on the device Display Subsystem – Video Output Ports, see the corresponding sections within Section 5.3, Signal Descriptions and Section 7, Detailed Description.
Table 6-42 represents DPI timing conditions.
PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|
INPUT CONDITIONS | ||||
SRI | Input slew rate | 1.44 | 26.4 | V/ns |
OUTPUT CONDITIONS | ||||
CL | Output load capacitance | 1.5 | 5 | pF |
PCB CONNECTIVITY REQUIREMENTS | ||||
td(Trace Mismatch Delay) | Propagation delay mismatch across all traces | 100 | ps |
Table 6-43, Table 6-44, Figure 6-54 and Figure 6-55 assume testing over the recommended operating conditions and electrical characteristic conditions.
NO.(2) | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
D1 | tc(pclk) | Cycle time, VOUT(x)_PCLK | 6.06 | ns | |
D2 | tw(pclkL) | Pulse duration, VOUT(x)_PCLK low | 0.475×P(1) | ns | |
D3 | tw(pclkH) | Pulse duration, VOUT(x)_PCLK high | 0.475×P(1) | ns | |
D4 | td(pclkV-dataV) | Delay time, VOUT(x)_PCLK transition to VOUT(x)_DATA[23:0] transition | -0.68 | 1.78 | ns |
D5 | td(pclkV-ctrlL) | Delay time, VOUT(x)_PCLK transition to control signals VOUT(x)_VSYNC, VOUT(x)_HSYNC, VOUT(x)_DE falling edge | -0.68 | 1.78 | ns |
NO.(2) | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
D6 | tc(extpclkin) | Cycle time, VOUT(x)_EXTPCLKIN | 6.06 | ns | |
D7 | tw(extpclkinL) | Pulse duration, VOUT(x)_EXTPCLKIN low | 0.45×P(1) | ns | |
D8 | tw(extpclkinH) | Pulse duration, VOUT(x)_EXTPCLKIN high | 0.45×P(1) | ns |
For more information, see Display Subsystem (DSS) and Peripherals section in Peripherals chapter in the device TRM.