JAJSLO2C
March 2021 – January 2024
AWR1843AOP
PRODUCTION DATA
1
1
特長
2
アプリケーション
3
概要
3.1
機能ブロック図
4
Device Comparison
4.1
Related Products
5
Terminal Configuration and Functions
5.1
Pin Diagram
5.2
Pin Attributes
5.3
Signal Descriptions
5.3.1
Pin Functions - Digital and Analog [ALP Package]
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Power-On Hours (POH)
6.4
Recommended Operating Conditions
6.5
Power Supply Specifications
6.6
Power Consumption Summary
6.7
RF Specification
6.8
CPU Specifications
6.9
Thermal Resistance Characteristics for FCBGA Package [ALP0180A]
6.10
Timing and Switching Characteristics
6.10.1
Antenna Radiation Patterns
6.10.1.1
Antenna Radiation Patterns for Receiver
6.10.1.2
Antenna Radiation Patterns for Transmitter
6.10.2
Antenna Positions
6.10.3
Power Supply Sequencing and Reset Timing
6.10.4
Input Clocks and Oscillators
6.10.4.1
Clock Specifications
6.10.5
Multibuffered / Standard Serial Peripheral Interface (MibSPI)
6.10.5.1
Peripheral Description
6.10.5.2
MibSPI Transmit and Receive RAM Organization
6.10.5.2.1
SPI Timing Conditions
6.10.5.2.2
SPI Controller Mode Switching Parameters (CLOCK PHASE = 0, SPICLK = output, SPISIMO = output, and SPISOMI = input)
6.10.5.2.3
SPI Controller Mode Switching Parameters (CLOCK PHASE = 1, SPICLK = output, SPISIMO = output, and SPISOMI = input)
6.10.5.3
SPI Peripheral Mode I/O Timings
6.10.5.3.1
SPI Peripheral Mode Switching Parameters (SPICLK = input, SPISIMO = input, and SPISOMI = output)
6.10.5.4
Typical Interface Protocol Diagram (Slave Mode)
6.10.6
LVDS Interface Configuration
6.10.6.1
LVDS Interface Timings
6.10.7
General-Purpose Input/Output
6.10.7.1
Switching Characteristics for Output Timing versus Load Capacitance (CL) #GUID-4685AB93-A014-47EA-9F05-952FFC28DBFA/T4362547-45 #GUID-4685AB93-A014-47EA-9F05-952FFC28DBFA/T4362547-50
6.10.8
Controller Area Network Interface (DCAN)
6.10.8.1
Dynamic Characteristics for the DCANx TX and RX Pins
6.10.9
Controller Area Network - Flexible Data-rate (CAN-FD)
6.10.9.1
Dynamic Characteristics for the CANx TX and RX Pins
6.10.10
Serial Communication Interface (SCI)
6.10.10.1
SCI Timing Requirements
6.10.11
Inter-Integrated Circuit Interface (I2C)
6.10.11.1
I2C Timing Requirements #GUID-64613E7E-5DDF-4B01-8FA0-13739060F368/T4362547-185
6.10.12
Quad Serial Peripheral Interface (QSPI)
6.10.12.1
QSPI Timing Conditions
6.10.12.2
Timing Requirements for QSPI Input (Read) Timings #GUID-6A95C194-2C40-46FE-9793-4574200DA2C4/T4362547-210 #GUID-6A95C194-2C40-46FE-9793-4574200DA2C4/T4362547-209
6.10.12.3
QSPI Switching Characteristics
6.10.13
ETM Trace Interface
6.10.13.1
ETMTRACE Timing Conditions
6.10.13.2
ETM TRACE Switching Characteristics
6.10.14
Data Modification Module (DMM)
6.10.14.1
DMM Timing Requirements
6.10.15
JTAG Interface
6.10.15.1
JTAG Timing Conditions
6.10.15.2
Timing Requirements for IEEE 1149.1 JTAG
6.10.15.3
Switching Characteristics Over Recommended Operating Conditions for IEEE 1149.1 JTAG
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Subsystems
7.3.1
RF and Analog Subsystem
7.3.1.1
Clock Subsystem
7.3.1.2
Transmit Subsystem
7.3.1.3
Receive Subsystem
7.3.2
Processor Subsystem
7.3.3
Automotive Interface
7.3.4
Main Subsystem Cortex-R4F Memory Map
7.3.5
DSP Subsystem Memory Map
7.4
Other Subsystems
7.4.1
ADC Channels (Service) for User Application
7.4.1.1
GP-ADC Parameter
8
Monitoring and Diagnostics
8.1
Monitoring and Diagnostic Mechanisms
8.1.1
Error Signaling Module
9
Applications, Implementation, and Layout
9.1
Application Information
9.2
Reference Schematic
10
Device and Documentation Support
10.1
Device Nomenclature
10.2
Tools and Software
10.3
Documentation Support
10.4
サポート・リソース
10.5
Trademarks
10.6
静電気放電に関する注意事項
10.7
用語集
11
Revision History
12
Mechanical, Packaging, and Orderable Information
12.1
Packaging Information
3.1
機能ブロック図
図 3-1
は、このデバイスの機能ブロック図です。
図 3-1
機能ブロック図