JAJSLP4A December 2021 – May 2024 DAC43508 , DAC53508 , DAC63508
PRODUCTION DATA
at TA = 25°C, VDD = 5.5 V, reference = 5.5 V, 12-bit resolution, and DAC outputs unloaded (unless otherwise noted)
DAC
code transition from midscale – 4 LSB to midscale, output load: 5 kΩ || 200 pF |
DAC
code transition from 408d to 3688d, typical channel shown, output load: 5 kΩ || 200 pF |
Output load: 5 kΩ || 200 pF |
DAC
at midscale, reference tied to VDD, output load: 5 kΩ || 200 pF, SCLK = 1 MHz |
DAC at midscale, f = 0.1 Hz to 10 Hz |
DAC
code transition from midscale to midscale – 4 LSB, output load: 5 kΩ || 200 pF |
DAC
code transition from 3688d to 408d, typical channel shown, output load: 5 kΩ || 200 pF |
Output load: 5 kΩ || 200 pF |
DAC
at full-scale, output load: 5 kΩ || 200 pF, VDD = 5.25 V + 0.2 VPP, VREFIN = 4.5 V |