JAJSM94B June 2021 – June 2022 DAC12DL3200
PRODUCTION DATA
Data is provided to DAC12DL3200 through a parallel low-voltage differential signaling (LVDS) interface. The high input data rate capabilities of the DAC require up to four 12-bit buses resulting in a total of 48 LVDS lanes at up to 1.6 Gbps per lane. Up to four source-synchronous dual-data rate (DDR) clocks, one per 12-bit LVDS bus, are used to simplify interface timing requirements. In addition, four synchronization strobes (DxSTR+/–) can be used in conjunction with SYSREF+/- to achieve deterministic latency through the DAC. The strobes are also used to align the data in modes with multiple input buses per DAC. Flexible interface modes allow a tradeoff in the number of lanes, bit rates and DAC sample rates. The modes are described in Table 7-3. Each mode is described in additional detail in the following sections.
Data samples in all modes are sent to the DAC from earliest sample to latest sample based on the LVDS bus alphabetic order. For example, in MODE0 the first two samples for channel A are sent in order from buses A and B, while the first two samples for channel B are sent in order from buses C and D (See Figure 7-14).
MODE | LVDS_MODE | DCM_MODE | DESCRIPTION | # DACs | TOTAL BUSES | MAX FBIT (Mbps) | MAX FS (Mbps) | MAX FCLK (MHz) |
---|---|---|---|---|---|---|---|---|
0 | 1 | 0 | Dual channel, 2 LVDS banks/channel | 2 | 4 | 1600 | 3200 | 3200 |
1 | 1 | 2xRF, Dual channel, 2 LVDS banks/channel | 2 | 4 | 1600 | 3200 | 6400 | |
1 | 0 | 0 | Dual channel, 1 LVDS bank/channel | 2 | 2 | 1600 | 1600 | 1600 |
0 | 1 | 2xRF, Dual channel, 1 LVDS bank/channel | 2 | 2 | 1600 | 1600 | 3200 | |
2 | 2 | 0 | Single channel, 4 LVDS banks/channel | 1 | 4 | 1600 | 6400 | 6400 |