JAJSNB2D November 2021 – September 2024 AWR2944
PRODUCTION DATA
The device integrates one 3-lane MIPI CSI2, D-PHY receiver peripheral in the Radio processing subsystem. The CSI2 interface is primarily functional of operating as a hardware-in-the-loop (HIL) interface, allowing for the playback of recorded radar data for development purposes.
Please refer to the device Technical Reference Manual for a complete description of all the programmable options.