JAJSNB2D November 2021 – September 2024 AWR2944
PRODUCTION DATA
A Hardware Security Module (HSM), which performs a secure zone operation, is provisioned in the device (operational only in select part variants). A programmable Arm Cortex-M4 core is available to implement the crypto-agility requirements.
The cryptographic algorithms can be accelerated using the hardware modules in the HSM. Functions include acceleration of AES, SHA, and public key accelerator (PKA) to perform math operations for asymmetric key cryptographic requirements and true random number generation.
The Main subsystem (MSS) Cortex-R5F processor interfaces with the HSM subsystem to perform the cryptographic operations required for the secure boot and secure runtime communications.
Further details on Security can be found in the concerned collaterals. Please reach out to your local TI sales representative for more information.