CLKIN_P |
G1 |
I |
Differential clock input. |
CLKIN_N |
H1 |
I |
CLK0_P |
J1 |
O |
LP-HCSL differential clock output 0.
No connect if unused. |
CLK0_N |
K1 |
O |
CLK1_P |
L1 |
O |
LP-HCSL differential clock output 1.
No connect if unused. |
CLK1_N |
M1 |
O |
CLK2_P |
M2 |
O |
LP-HCSL differential clock output 2.
No connect if unused. |
CLK2_N |
M3 |
O |
CLK3_P |
M4 |
O |
LP-HCSL differential clock output 3.
No connect if unused. |
CLK3_N |
M5 |
O |
CLK4_P |
M7 |
O |
LP-HCSL differential clock output 4.
No connect if unused. |
CLK4_N |
M8 |
O |
CLK5_P |
M9 |
O |
LP-HCSL differential clock output 5.
No connect if unused. |
CLK5_N |
M10 |
O |
CLK6_P |
M11 |
O |
LP-HCSL differential clock output 6.
No connect if unused. |
CLK6_N |
M12 |
O |
CLK7_P |
L12 |
O |
LP-HCSL differential clock output 7.
No connect if unused. |
CLK7_N |
K12 |
O |
CLK8_P |
J12 |
O |
LP-HCSL differential clock output 8.
No connect if unused. |
CLK8_N |
H12 |
O |
CLK9_P |
G12 |
O |
LP-HCSL differential clock output 9.
No connect if unused. |
CLK9_N |
F12 |
O |
CLK10_P |
D12 |
O |
LP-HCSL differential clock output 10.
No connect if unused. |
CLK10_N |
C12 |
O |
CLK11_P |
B12 |
O |
LP-HCSL differential clock output 11.
No connect if unused. |
CLK11_N |
A12 |
O |
CLK12_P |
A11 |
O |
LP-HCSL differential clock output 12.
No connect if unused. |
CLK12_N |
A10 |
O |
CLK13_P |
A9 |
O |
LP-HCSL differential clock output 13.
No connect if unused. |
CLK13_N |
A8 |
O |
CLK14_P |
A7 |
O |
LP-HCSL differential clock output 14.
No connect if unused. |
CLK14_N |
A6 |
O |
CLK15_P |
A5 |
O |
LP-HCSL differential clock output15.
No connect if unused. |
CLK15_N |
A4 |
O |
CLK16_P |
A3 |
O |
LP-HCSL differential clock output 16.
No connect if unused. |
CLK16_N |
A2 |
O |
CLK17_P |
A1 |
O |
LP-HCSL differential clock output 17.
No connect if unused. |
CLK17_N |
B1 |
O |
CLK18_P |
C1 |
O |
LP-HCSL differential clock output 18.
No connect if unused. |
CLK18_N |
D1 |
O |
CLK19_P |
E1 |
O |
LP-HCSL differential clock output 19.
No connect if unused. |
CLK19_N |
F1 |
O |
DAP |
GND |
G |
Ground. Thermal Pad |
LOS#/NC |
G11 |
O |
Loss of Input Clock Signal Active Low/No Connect. Open drain. Requires external
pullup resistor. This pin can be left no connect to match with DB2000QL pinout.
- Low = Invalid input clock.
- High = Valid input clock.
|
NC |
F2 |
NC |
No Connect |
NC |
F11 |
NC |
No Connect |
NC |
G2 |
NC |
No Connect |
NC |
L7 |
NC |
No Connect |
SBI_OUT/NC |
C2 |
O |
SBI Data Output/No Connect. This pin can be left no connect to match with
DB2000QL pinout. |
SMB_DATA |
L4 |
I/O |
SMBus Data. Requires external pullup resistor. No connect if unused. |
SMB_CLK |
L5 |
I |
SMBus Clock. Requires external pullup resistor. No connect if unused. |
VDDA |
H2 |
P |
Analog power supply. Additional power supply filtering is recommended. See
Power Supply Recommendations for details. |
VDD |
B2 |
P |
Power supply. |
VDD |
B6 |
P |
Power supply. |
VDD |
B11 |
P |
Power supply. |
VDD |
L2 |
P |
Power supply. |
VDD |
L11 |
P |
Power supply. |
vOE0#/NC |
J2 |
I |
Output Enable for CLK0 Active Low/No Connect. Internal pulldown resistor. This
pin can be left no connect to match with DB2000QL pinout. |
vOE1#/NC |
K2 |
I |
Output Enable for CLK1 Active Low/No Connect. Internal pulldown resistor. This
pin can be left no connect to match with DB2000QL pinout. |
vOE2#/NC |
L3 |
I |
Output Enable for CLK2 Active Low/No Connect. Internal pulldown resistor. This
pin can be left no connect to match with DB2000QL pinout. |
vOE3#/NC |
L6 |
I |
Output Enable for CLK3 Active Low/No Connect. Internal pulldown resistor. This
pin can be left no connect to match with DB2000QL pinout. |
vOE4#/NC |
L9 |
I |
Output Enable for CLK4 Active Low/No Connect. Internal pulldown resistor. This
pin can be left no connect to match with DB2000QL pinout. |
vOE5#/SBI_IN |
L8 |
I |
Output Enable for CLK5 Active Low/SBI Data Input. Internal pulldown resistor.
Functionality is decided by the state of pin E2 (SBI_EN) at power-up. No connect if
unused. |
vOE6#/SBI_CLK |
L10 |
I |
Output Enable for CLK6 Active Low/SBI Clock. Internal pulldown resistor.
Functionality is decided by the state of pin E2 (SBI_EN) at power-up. Internal
pulldown resistor. No connect if unused. |
vOE7# |
K11 |
I |
Output Enable for CLK7 Active Low. Internal pulldown resistor. No connect if
unused. |
vOE8# |
H11 |
I |
Output Enable for CLK8 Active Low. Internal pulldown resistor. No connect if
unused. |
vOE9# |
E12 |
I |
Output Enable for CLK9 Active Low. Internal pulldown resistor. No connect if
unused. |
vOE10#/SHFT_LD# |
E11 |
I |
Output Enable for CLK10 Active Low/SBI Shift Register Load Active Low. Internal
pulldown resistor. Functionality is decided by the state of pin E2 (SBI_EN) at
power-up. No connect if unused. |
vOE11# |
C11 |
I |
Output Enable for CLK11 Active Low. Internal pulldown resistor. No connect if
unused. |
vOE12# |
B10 |
I |
Output Enable for CLK12 Active Low. Internal pulldown resistor. No connect if
unused. |
vOE13#/NC |
B9 |
I |
Output Enable for CLK13 Active Low/No Connect. Internal pulldown resistor. This
pin can be left no connect to match with DB2000QL pinout. |
vOE14#/NC |
B7 |
I |
Output Enable for CLK14 Active Low/No Connect. Internal pulldown resistor. This
pin can be left no connect to match with DB2000QL pinout. |
vOE15#/NC |
B5 |
I |
Output Enable for CLK15 Active Low/No Connect. Internal pulldown resistor. This
pin can be left no connect to match with DB2000QL pinout. |
vOE16#/NC |
B3 |
I |
Output Enable for CLK16 Active Low/No Connect. Internal pulldown resistor. This
pin can be left no connect to match with DB2000QL pinout. |
vOE17#/NC |
D2 |
I |
Output Enable for CLK17 Active Low/No Connect. Internal pulldown resistor. This
pin can be left no connect to match with DB2000QL pinout. |
vOE18#/NC |
D11 |
I |
Output Enable for CLK18 Active Low/No Connect. Internal pulldown resistor. This
pin can be left no connect to match with DB2000QL pinout. |
vOE19#/NC |
J11 |
I |
Output Enable for CLK19 Active Low/No Connect. Internal pulldown resistor. This
pin can be left no connect to match with DB2000QL pinout. |
vPWRGD/PWRDN# |
M6 |
I |
Power Good/Power Down Active Low. Multifunctional input pin. Internal pulldown
resistor.
- On the first low-to-high
transition, functions as Power Good pin which starts up the device
- On the subsequent low/high
transitions, functions as Power Down Active Low pin which controls the device to
enter or exit power-down mode.
- Low = power-down mode
- High = normal operation
mode
|
vSBI_EN |
E2 |
I |
SBI Enable. Internal pulldown resistor. Do not change the state of this pin
after power-up.
- Low at power-up = SBI interface
disabled. Pin L8, L10, E11 function as OE pins.
- High at power-up = SBI
interface enabled. Pin L8, L10, E11 function as SBI interface pins. SMBus and
other OE pins remain functional.
|
^vSADR1_tri |
B8 |
I |
SMBus Address 3-level input pin. Internal pullup and pulldown
resistors. |
^vSADR0_tri |
B4 |
I |
SMBus Address 3-level input pin. Internal pullup and pulldown
resistors. |