JAJSQE1 October 2024 ADS9212
PRODUCTION DATA
The ADS9212 features a source-synchronous data interface where the ADC provides the output data and the clock to capture the data. The clock to capture the data is output on the DCLKOUT pin. The clock frequency depends on the sampling clock speed, data rate (SDR or DDR), and number of output lanes (four lanes or two lanes) and is given by Equation 3. The frame clock frequency is given by Equation 4.
Table 6-8 shows the data clock frequency for the maximum sampling rates for the ADS9212 for various interface modes.
INTERFACE MODE | (fSMPL_CLK = 4MHz) | (fSMPL_CLK = 8MHz) |
---|---|---|
4-lane, DDR | 24MHz | 48MHz |
2-lane, DDR | 48MHz | 96MHz |
4-lane, SDR | 48MHz | 96MHz |
2-lane, SDR | 96MHz | Not supported |