JAJSR96A September 2023 – April 2024 DP83TC811-Q1
PRODUCTION DATA
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
Reserved | |||||||
RW-0000 0001 0000 | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Interrupt Polarity | Test Interrupt | Reserved | |||||
RW-1 | RW-0 | RW-11 |
BIT | FIELD | TYPE | DEFAULT | DESCRIPTION |
---|---|---|---|---|
15:4 | Reserved | RW | 0000 0001 0000 | Reserved |
3 | Interrupt Polarity | RW | 1 | Interrupt Polarity: 1 = Steady state (normal operation) without an interrupt is logical 1; during interrupt, pin is logical 0 0 = Steady state (normal operation) without an interrupt is logical 0; during interrupt, pin is logical 1 |
2 | Test Interrupt | RW | 0 | Test Interrupt: 1 = Generate an interrupt 0 = Do not generate interrupt Forces the PHY to generate an interrupt to facilitate interrupt testing. Interrupts will continue to be generated as long as this bit remains set. |
1:0 | Reserved | RW | 11 | Reserved |