JAJSSU0 August 2024 LMR51440-Q1 , LMR51450-Q1
PRODUCTION DATA
The power-good flag function (PG output pin) of the LMR514x0-Q1 can be used to reset a system microprocessor whenever the output voltage is out of regulation. This open-drain output goes low under fault conditions, such as current limit and thermal shutdown, as well as during normal start-up. A glitch filter prevents false flag operation for short excursions of the output voltage, such as during line and load transients. Output voltage excursions lasting less than tdg 35μs (typical) do not trip the power-good flag. After the FB voltage has returned to the regulation value and after a delay of tpg-delay 3.1ms (typical) , the power-good flag goes high.
The power-good output consists of an open-drain NMOS, requiring an external pullup resistor to a suitable logic supply. It can be pulled up to power supply below 20V through a 10kΩ to 100kΩ resistor, as desired. If this function is not needed, the PG pin must be left floating. When EN is pulled low, the flag output is also forced low. With EN low, power good remains valid as long as the input voltage is greater than or equal to 1.5V (typical). Limit the current into the power-good flag pin to less than 5mA D.C.