JAJSTM8 April 2024 AFE20408
PRODUCTION DATA
The I2C bus target address is selected by installing shunts from the A0 and A1 address pins to the VIO or GND rails. The state of the address pins is tested after every occurrence of START condition on the I2C bus. The device discerns between four possible options for each pin, shunt to VIO (logic 1), shunt to GND (logic 0), shunt to SDA, and shunt to SCL for a total of sixteen possible target addresses, as shown in Table 6-10.
DEVICE PINS | I2C TARGET ADDRESS | |
---|---|---|
A1 | A0 | [A6:A0] |
0 | 0 | 101 0000 |
0 | 1 | 101 0001 |
0 | SDA | 101 0010 |
0 | SCL | 101 0011 |
1 | 0 | 101 0100 |
1 | 1 | 101 0101 |
1 | SDA | 101 0110 |
1 | SCL | 101 0111 |
SDA | 0 | 101 1000 |
SDA | 1 | 101 1001 |
SDA | SDA | 101 1010 |
SDA | SCL | 101 1011 |
SCL | 0 | 101 1100 |
SCL | 1 | 101 1101 |
SCL | SDA | 101 1110 |
SCL | SCL | 101 1111 |