JAJSVN4A September   2011  – November 2024 ISO7231C-Q1

PRODUCTION DATA  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. Specifications
    1. 4.1  Absolute Maximum Ratings
    2. 4.2  ESD Ratings
    3. 4.3  Recommended Operating Conditions
    4. 4.4  Thermal Characteristics
    5. 4.5  Power Ratings
    6. 4.6  Insulation Specifications
    7. 4.7  Safety-Related Certifications
    8. 4.8  Safety Limiting Values
    9. 4.9  Electrical Characteristics: VCC1 and VCC2 at 3.3 V Operation
    10. 4.10 Electrical Characteristics: VCC1 and VCC2 at 5-V Operation
    11. 4.11 Electrical Characteristics: VCC1 at 3.3-V, VCC2 at 5-V Operation
    12. 4.12 Electrical Characteristics: VCC1 at 5-V, VCC2 at 3.3-V Operation
    13. 4.13 Switching Characteristics: VCC1 and VCC2 at 3.3-V Operation
    14. 4.14 Switching Characteristics: VCC1 and VCC2 at 5-V Operation
    15. 4.15 Switching Characteristics: VCC1 at 3.3-V and VCC2 at 5-V Operation
    16. 4.16 Switching Characteristics: VCC1 at 5-V, VCC2 at 3.3-V Operation
    17. 4.17 Typical Characteristics
  6. Parameter Measurement Information
  7. Detailed Description
    1. 6.1 Overview
    2. 6.2 Function Block Diagram
    3. 6.3 Feature Description
    4. 6.4 Device Functional Modes
      1. 6.4.1 Device I/O Schematics
  8. Application and Implementation
    1. 7.1 Application Information
    2. 7.2 Typical Application
      1. 7.2.1 Design Requirements
      2. 7.2.2 Detailed Design Procedure
      3. 7.2.3 Insulation Characteristics Curves
    3. 7.3 Power Supply Recommendations
    4. 7.4 Layout
      1. 7.4.1 Layout Guidelines
        1. 7.4.1.1 PCB Material
      2. 7.4.2 Layout Example
  9. Device and Documentation Support
    1. 8.1 Documentation Support
      1. 8.1.1 Related Documentation
    2. 8.2 ドキュメントの更新通知を受け取る方法
    3. 8.3 サポート・リソース
    4. 8.4 Trademarks
    5. 8.5 静電気放電に関する注意事項
    6. 8.6 用語集
  10. Revision History
  11. 10Mechanical, Packaging, and Orderable Information

Layout Guidelines

A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 7-4). Layer stacking must be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.

  • Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of the inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.
  • Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
  • Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100pF/in2.
  • Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links typically have margin to tolerate discontinuities such as vias.
If an additional supply voltage plane or signal layer is needed, add a second power/ground plane system to the stack to keep the planes symmetrical. This makes the stack mechanically stable and prevents warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly. For detailed layout recommendations, see Application Note SLLA284, Digital Isolator Design Guide.