JAJU459B December 2017 – November 2022
Figure 3-24 shows the implementation of the trip feature. As the STO goes low, the trip starts to fall. Within 1.52 ms, the input PWM to the gate driver (and hence the output to the gate of the switching device) is terminated.
Figure 3-25 shows the rejection of a 1-ms STO low pulse by the design.