JAJU510H March 2018 – December 2022
To maintain synchronous operation all conversions are triggered as following:
TINV_Q1_Q3_A_PWM_BASE; that is, EPWM1 TBCTR_D_CMPB → EPWM1_SOCA (green), triggered every cycle,
TINV_Q1_Q3_A_PWM_BASE; that is, EPWM1 TBCTR_D_CMPB → EPWM1_SOCB (), triggered every 10th cycle,
TINV_Q2_Q4_A_PWM_BASE; that is, EPWM2 TBCTR_U_CMPB → EPWM2_SOCA, triggered every cycle
TINV_Q2_Q4_A_PWM_BASE; that is, EPWM2 TBCTR_D_CMPB → EPWM2_SOCB, triggered every cycle
TINV_Q1_Q3_A_PWM_BASE; that is, EPWM3 TBCTR_PERIOD → EPWM3_SOCA, triggered every cycle
Table 3-4 shows the mapping with F2837xD on the TIDA-01606 hardware.
ADC-A | ADC-B | ADC-C | ADC-D | |
---|---|---|---|---|
SOC0 | IINV-A → ADCIN-14, CMPSS4 | TEMP_A → ADC-B0 | IINV-B → ADC-C4, CMPSS5 | IINV-C → ADC-D2, CMPSS8 |
SOC1 | VGRID-A → ADC-A2, | TEMP_B → ADC-B1 | VGRID-B → ADC-C2 | VGRID-C → ADC-D0 |
SOC2 | VINV-A → ADC-A4 | TEMP_A → ADC-B2 | VINV-B → ADC-C3 | VINV-C → ADC-D1 |
SOC3 | VGRID-A → ADC-A2, | TEMP_AMB → ADC-B3 | VGRID-B → ADC-C2 | VBUS → ADC-D5 |
SOC4 | VGRID-A → ADC-A2, | VGRID-B → ADC-C2 | VGRID-C → ADC-D0 | |
SOC5 | VGRID-A → ADC-A2, | VGRID-B → ADC-C2 | VBUS → ADC-D5 | |
SOC6 | VGRID-C → ADC-D0 | |||
SOC7 | VBUS → ADC-D5 | |||
SOC8 | VGRID-C → ADC-D0 | |||
SOC9 | VBUS → ADC-D5 |
The ADC current reading is not used for the closed loop operation due to layout noise, instead SDFM bases sensing is employed to close the loop. Hence the grid current is used to close the current loop and the diagrams shall be interpreted accordingly for this change.