JAJU874 September 2022 ADS1282-SP
ADS1282-SP input ranges from 0.7 V above AVSS and 1.25 V below AVDD. With AVDD set to 5 V, ADS1282EVM-PDK accepts inputs from 0.7 V to 3.75 V. In TIDA-060042, the Bias Voltage in Figure 2-1 is set to 0.75V. Based on the desired RTD current (IRTD), Rset is calculated with Equation 1.
Using the maximum RTD resistance, in this design is 135 Ω, Rref and Gain are calculated with the two formulas (Equation 2 and Equation 3).
Once Rset, Rref, and gain are confirmed, the percentage of positive ADC FSR used by each RTD is calculated with Equation 4. For highest performance, Rref is preferred to be as small as possible to maximize the use of positive FSR.