SBAA576A may 2023 – june 2023 ADS54J60
The ADS54J60 is a dual channel device. Each channel contains four interleaved ADC cores that each produce different DC offset values. These differing ADC core offsets are the source of the interleaving spurs appearing at DC, fs/4, and fs/2 in the spectrum. A DC offset correction feature was created to reduce the amplitude of these interleaving spurs. Environmental temperature variations produce larger discrepancies in the DC offset values between the interleaved cores. The external DC offset correction was developed to calibrate the interleaving spurs over temperature changes, and the process to implement this option is detailed in Section 5.