SBAA611 October   2024 TAC5111 , TAC5112 , TAC5211 , TAC5212

 

  1.   1
  2.   Abstract
  3.   Trademarks
  4. 1Introduction
  5. 2TAC5212 and TAC5211 Power Consumption
    1. 2.1 TAC521x: Target Mode Power Consumption With PLL Disabled
    2. 2.2 TAC521x: Target Mode Power Consumption with PLL Enabled
  6. 3TAC5112 and TAC5111 Power Consumption
    1. 3.1 TAC511x: Target Mode Power Consumption With PLL Disabled
    2. 3.2 TAC511x: Target Mode Power Consumption With PLL Enabled
  7. 4Settings for Lowest Power Consumption
    1. 4.1 Power Tune Options
  8. 5Summary
  9. 6References

TAC521x: Target Mode Power Consumption With PLL Disabled

This section describes the typical current consumption of the TAC521x devices, when the PLL is disabled, with AVDD set to 1.8V and 3.3V.

The PLL is disabled by setting the corresponding bit fields, B0_P0_R52[7] (PLL_DIS) and LOW_PWR_FILT, which must be enabled for both ADC and DAC (ADC_LOW_PWR_FILT and DAC_LOW_PWR_FILT), and B0_P0_R78[2] and B0_P0_R79[2], respectively.

By default, the bit clock is used as the clock source when the PLL is disabled. Alternatively, an external clock source (CCLK) can be used in the device through one of the GPI-capable pins (GPIOx/GPIx), if the system has a low jitter clock available.

  • If GPIOx is used for the CCLK input, the appropriate GPIOx_CFG bit field in the GPIOx_CFG0 register must be configured for GPI function.
  • If GPIx is used for the CCLK input, the appropriate GPIx_CFG bit field in the GPI_CFG register must be enabled for GPI function.
  • The pin configured for GPI must be configured as CCLK, this is done by configuring B0_P0_R15[6:5] (CCLK_SEL), based on the configured pin.
  • With the CCLK configured, the external CCLK must be used as the clock source, instead of BCLK, this is done by configuring B0_P0_R52[3:1] (CLK_SRC_SEL).
  • Once configured, the device runs the external CCLK as the clock source.

In Table 2-1, the power consumption measurements have the biquad filters disabled, the DAC and ADC are both in idle channel, the ADC is in a full differential input setting, and an external CCLK of 12.288MHz is used as the device clock source through the GPIO1 pin.

Table 2-1 Typical Current Consumption with PLL Disabled
Sampling Frequency (in kHz) Enabled Channel Count Output Configuration Output Drive BCLK-FS Ratio Word Length Low Power Filter AVDD = 1.8V AVDD = 3.3V
AVDD

Current (mA)

DAC DR (dB-Awt) DAC THD+N (dB) ADC DR (dB-Awt) ADC THD+N (dB) AVDD Current (mA) DAC DR (dB-Awt) DAC THD+N (dB) ADC DR (dB-Awt) ADC THD+N (dB)
24 1 Fully Differential Headphone 32 32 Enabled 8.84 113.73 -97.06 113.73 -97.06 10.26 117.14 -97.66 117.14 -97.66
24 1 Fully Differential Line Out 32 32 Enabled 8.27 114.92 -95.54 114.92 -95.54 9.58 118.78 -101.08 118.78 -101.08
24 1 Single Ended Headphone 32 32 Enabled 7.89 105.22 -95.27 105.22 -95.27 9.19 111.09 -91.85 111.09 -91.85
24 1 Single Ended Line Out 32 32 Enabled 7.6 105.2 -93.38 105.2 -93.38 8.88 111.15 -97.54 111.15 -97.54
24 2 Fully Differential Headphone 64 32 Enabled 15.83 113.61 -90.29 113.61 -90.29 18.45 116.73 -93.71 116.73 -93.71
24 2 Fully Differential Line Out 64 32 Enabled 14.63 114.39 -95.03 114.39 -95.03 17.08 118.08 -99.04 118.08 -99.04
24 2 Single Ended Headphone 64 32 Enabled 13.82 104.91 -90.82 104.91 -90.82 16.19 110.29 -90.61 110.29 -90.61
24 2 Single Ended Line Out 64 32 Enabled 13.22 105.04 -90.81 105.04 -90.81 15.48 110.49 -97.48 110.49 -97.48
32 1 Fully Differential Headphone 32 32 Enabled 9.12 108.08 -97.2 108.08 -97.2 10.56 108.88 -97.05 108.88 -97.05
32 1 Fully Differential Line Out 32 32 Enabled 8.55 108.37 -95.17 108.37 -95.17 9.89 109.01 -100.26 109.01 -100.26
32 1 Single Ended Headphone 32 32 Enabled 8.16 103.82 -94.94 103.82 -94.94 9.49 107.21 -91.61 107.21 -91.61
32 1 Single Ended Line Out 32 32 Enabled 7.89 103.79 -93.14 103.79 -93.14 9.16 107.08 -97.25 107.08 -97.25
32 2 Fully Differential Headphone 64 32 Enabled 16.36 108.1 -89.96 108.1 -89.96 18.95 108.77 -93.42 108.77 -93.42
32 2 Fully Differential Line Out 64 32 Enabled 15.12 108.13 -94.84 108.13 -94.84 17.62 108.82 -98.62 108.82 -98.62
32 2 Single Ended Headphone 64 32 Enabled 14.36 103.65 -90.66 103.65 -90.66 16.64 106.99 -90.4 106.99 -90.4
32 2 Single Ended Line Out 64 32 Enabled 13.7 103.67 -90.73 103.67 -90.73 15.98 107.08 -96.81 107.08 -96.81
48 1 Fully Differential Headphone 32 32 Enabled 8.55 113.72 -98.16 113.72 -98.16 9.98 116.68 -98.86 116.68 -98.86
48 1 Fully Differential Line Out 32 32 Enabled 7.99 114.45 -95.52 114.45 -95.52 9.3 118.29 -101.4 118.29 -101.4
48 1 Single Ended Headphone 32 32 Enabled 7.63 105.23 -95.31 105.23 -95.31 8.92 110.99 -91.87 110.99 -91.87
48 1 Single Ended Line Out 32 32 Enabled 7.31 105.29 -93.3 105.29 -93.3 8.58 110.93 -97.58 110.93 -97.58
48 2 Fully Differential Headphone 64 32 Enabled 15.18 113.9 -90.48 113.9 -90.48 17.81 116.75 -94.26 116.75 -94.26
48 2 Fully Differential Line Out 64 32 Enabled 13.96 114.55 -95.16 114.55 -95.16 16.43 118.34 -99.55 118.34 -99.55
48 2 Single Ended Headphone 64 32 Enabled 13.17 104.93 -90.86 104.93 -90.86 15.54 110.35 -90.7 110.35 -90.7
48 2 Single Ended Line Out 64 32 Enabled 12.6 105.13 -90.72 105.13 -90.72 14.87 110.58 -97.25 110.58 -97.25
96 1 Fully Differential Headphone 32 32 Enabled 9.06 113.89 -97.74 113.89 -97.74 10.5 116.8 -98.67 116.8 -98.67
96 1 Fully Differential Line Out 32 32 Enabled 8.48 114.54 -95.67 114.54 -95.67 9.82 118.37 -101.69 118.37 -101.69
96 1 Single Ended Headphone 32 32 Enabled 8.11 105.27 -95.27 105.27 -95.27 9.41 110.94 -91.73 110.94 -91.73
96 1 Single Ended Line Out 32 32 Enabled 7.81 105.32 -93.43 105.32 -93.43 9.09 111.01 -97.74 111.01 -97.74
96 2 Fully Differential Headphone 64 32 Enabled 15.92 113.87 -90 113.87 -90 18.51 116.83 -93.17 116.83 -93.17
96 2 Fully Differential Line Out 64 32 Enabled 14.76 114.49 -95.67 114.49 -95.67 17.23 118.56 -100.62 118.56 -100.62
96 2 Single Ended Headphone 64 32 Enabled 14 104.98 -90.91 104.98 -90.91 16.36 110.5 -90.25 110.5 -90.25
96 2 Single Ended Line Out 64 32 Enabled 13.3 105.03 -90.95 105.03 -90.95 15.57 110.43 -97.03 110.43 -97.03