SBAU467
October 2024
ADC32RF55
1
Description
Features
Applications
5
1
Evaluation Module Overview
1.1
Introduction
1.2
Kit Contents
1.3
Specification
1.4
Device Information
2
Hardware
2.1
Required Hardware
2.2
Required Software
3
Quick Start Guide
3.1
Introduction
3.2
Hardware Setup
3.3
Software Setup
3.3.1
ADC32RF5xEVM GUI Installation
3.3.2
High Speed Data Converter Pro GUI Installation
3.4
Quick Start Procedure for Bypass Mode
3.4.1
2x Averaging in Bypass Mode
3.5
Quick Start Procedure for Complex Decimation Mode
3.5.1
8x Complex Decimation
3.5.2
128x Complex Decimation
3.6
Operating Modes
3.6.1
Input Comparison
3.6.2
Quad ADC Mode
4
Hardware Design Files
4.1
Schematics
4.2
PCB Layouts
4.3
Bill of Materials (BOM)
5
Additional Information
5.1
Trademarks
6
Related Documentation
Features
An input channel featuring TI's fully-differential RF amplifier TRF1305 allowing a single-ended signal input with bandwidth from DC-2 GHz.
An input channel featuring dual TRF1305 devices in a noise reduction scheme.
LMK04832 system clock generator that generates field-programmable gate array (FPGA) reference clocks for the high-speed serial interface.
Flexible linked common mode operation enabled by the TRF1305 allowing full use of dynamic range of ADC and DC operation.