SBOA428 January 2021 INA253-Q1
This section provides a Failure Mode Analysis (FMA) for the pins of the INA253-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios:
Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.
Class | Failure Effects |
---|---|
A | Potential device damage that affects functionality |
B | No device damage, but loss of functionality |
C | No device damage, but performance degradation |
D | No device damage, no impact to functionality or performance |
Figure 4-1 shows the INA253-Q1 pin diagram. For a detailed description of the device pins please refer to the Pin Configuration and Functions section in the INA253-Q1 data sheet.
Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:
Pin Name | Pin No. | Description of Potential Failure Effect(s) | Failure Effect Class |
---|---|---|---|
IS- | 1 | In high-side configuration, a short from the bus supply to GND will occur. High current will flow from bus supply to GND. The shunt could be damaged due to high current. In low-side configuration, normal operation. | A for high-side; D for low-side |
IS- | 2 | In high-side configuration, a short from the bus supply to GND will occur. High current will flow from bus supply to GND. The shunt could be damaged due to high current. In low-side configuration, normal operation. | A for high-side; D for low-side |
IS- | 3 | In high-side configuration, a short from the bus supply to GND will occur. High current will flow from bus supply to GND. The shunt could be damaged due to high current. In low-side configuration, normal operation. | A for high-side; D for low-side |
SH- | 4 | In high-side configuration, a short from the bus supply to GND will occur. High current will flow from bus supply to GND. Shunt bond wires of pin SH- and die metal trace between pin IN- and SH- may be damaged. In low-side configuration, normal operation. | A for high-side; D for low-side |
IN- | 5 | In high-side configuration, a short from the bus supply to GND will occur. High current will flow from bus supply to GND. Shunt bond wires of pin SH- and die metal trace between pin IN- and SH- may be damaged. In low-side configuration, normal operation. | A for high-side; D for low-side |
GND | 6 | Normal operation. | D |
DNC1 | 7 | High current may flow in or out of this pin. Device may be damaged. | A |
NC | 8 | Normal operation. | D |
VS | 9 | Power supply shorted to GND. No power to device. | B |
REF2 | 10 | Normal operation if this pin is at GND potential by design, otherwise the system measurement will be incorrect. | D if REF2=GND by design; C otherwise |
REF1 | 11 | Normal operation if this pin is at GND potential by design, otherwise the system measurement will be incorrect. | D if REF1=GND by design; C otherwise |
NC | 12 | Normal operation. | D |
OUT | 13 | Output will be pulled down to GND and output current will be short circuit limited. When left in this configuration for a long time, under high supplies self-heating could cause die junction temperature to exceed 150°C. | B |
DNC2 | 14 | High current may flow in or out of this pin. Device may be damaged. | A |
NC | 15 | Normal operation. | D |
IN+ | 16 | A short from the bus supply to GND will occur. High current will flow from bus supply to GND. Bond wires of pins IN+ and SH+ and die metal trace between pin IN+ and SH+ will be damaged. | A |
SH+ | 17 | A short from the bus supply to GND will occur. High current will flow from bus supply to GND. Bond wires of pins IN+ and SH+ and die metal trace between pin IN+ and SH+ will be damaged. | A |
IS+ | 18 | A short from the bus supply to GND will occur. High current will flow from bus supply to GND. This will affect the system functionality but will not affect the IC. | C |
IS+ | 19 | A short from the bus supply to GND will occur. High current will flow from bus supply to GND. This will affect the system functionality but will not affect the IC. | C |
IS+ | 20 | A short from the bus supply to GND will occur. High current will flow from bus supply to GND. This will affect the system functionality but will not affect the IC. | C |
Pin Name | Pin No. | Description of Potential Failure Effect(s) | Failure Effect Class |
---|---|---|---|
IS- | 1 | Bus supply to load path is cut off and no load current will flow. IN- will be at the same potential as bus supply. Differential input voltage is 0V. | C |
IS- | 2 | Bus supply to load path is cut off and no load current will flow. IN- will be at the same potential as bus supply. Differential input voltage is 0V. | C |
IS- | 3 | Bus supply to load path is cut off and no load current will flow. IN- will be at the same potential as bus supply. Differential input voltage is 0V. | C |
SH- | 4 | Shunt resistor is not connected to amplifier. IN- pin may float to an unknown value. Output will go to an unknown value not to exceed VS or GND. | C |
IN- | 5 | Shunt resistor is not connected to amplifier. IN- pin may float to an unknown value. Output will go to an unknown value not to exceed VS or GND. | C |
GND | 6 | GND is floating. Output will be incorrect as it is no longer referenced to GND. | B |
DNC1 | 7 | Normal operation. | D |
NC | 8 | Normal operation. | D |
VS | 9 | No power to device. Device may be biased through inputs. Output will be close to GND. | B |
REF2 | 10 | Output common-mode voltage is not defined correctly, therefore the output will not maintain a linear relationship with differential input voltage. | C |
REF1 | 11 | Output common-mode voltage is not defined correctly, therefore the output will not maintain a linear relationship with differential input voltage. | C |
NC | 12 | Normal operation. | D |
OUT | 13 | Output can be left open. There is no effect on the IC, but the output will not be measured. | C |
DNC2 | 14 | Normal operation. | D |
NC | 15 | Noise pickup on this pin may corrupt output. | C |
IN+ | 16 | Shunt resistor is not connected to amplifier. IN+ pin may float to an unknown value. Output will go to an unknown value not to exceed VS or GND. | C |
SH+ | 17 | Shunt resistor is not connected to amplifier. IN+ pin may float to an unknown value. Output will go to an unknown value not to exceed VS or GND. | A |
IS+ | 18 | Bus supply to load path is cut off and no load current will flow. IN+ will be at the same potential as GND. Differential input voltage is 0V. | C |
IS+ | 19 | Bus supply to load path is cut off and no load current will flow. IN+ will be at the same potential as GND. Differential input voltage is 0V. | C |
IS+ | 20 | Bus supply to load path is cut off and no load current will flow. IN+ will be at the same potential as GND. Differential input voltage is 0 V. | C |
Pin Name | Pin No. | Shorted to | Description of Potential Failure Effect(s) | Failure Effect Class |
---|---|---|---|---|
IS- | 1 | 2 - IS- | Normal operation. | D |
IS- | 2 | 3 - IS- | Normal operation. | D |
IS- | 3 | 4 - SH- | Measurement accuracy will be degraded. There is no effect on the IC. | C |
SH- | 4 | 5 - IN- | Normal operation. | D |
IN- | 5 | 6 - GND | In high-side configuration, a short from the bus supply to GND will occur. High current will flow from bus supply to GND. Shunt bond wires of pin SH- and die metal trace between pin IN- and SH- may be damaged. In low-side configuration, normal operation. | A for high-side; D for low-side |
GND | 6 | 7 - DNC1 | High current may flow in or out of DNC1 pin. Device may be damaged. | A |
DNC1 | 7 | 8 - NC | Normal operation. | D |
NC | 8 | 9 - VS | Normal operation. | D |
VS | 9 | 10 - REF2 | Normal operation if REF2 is at VS potential by design, otherwise the system measurement will be incorrect. | D if REF2=V2 by design; C otherwise |
REF2 | 10 | 11 - REF1 | Normal operation is REF1 and REF2 pins are shorted by design, otherwise the system measurement will be incorrect. | D if REF1=REF2 by design; C otherwise |
REF1 | 11 | 12 - NC | Normal operation. | D |
NC | 12 | 13 - OUT | Normal operation. | D |
OUT | 13 | 14 - DNC2 | High current may flow in or out of DNC2 pin. Device may be damaged. | A |
DNC2 | 14 | 15 - NC | Normal operation. | D |
NC | 15 | 16 - IN+ | Normal operation. | D |
IN+ | 16 | 17 - SH+ | Normal operation. | D |
SH+ | 17 | 18 - IS+ | Measurement accuracy will be degraded. There is no effect on the IC. | C |
IS+ | 18 | 19 - IS+ | Normal operation. | D |
IS+ | 19 | 20 - IS+ | Normal operation. | D |
IS+ | 20 | 1 - IS- | Shunt resistor is bypassed. Differential input voltage is 0 V. | B |
Pin Name | Pin No. | Description of Potential Failure Effect(s) | Failure Effect Class |
---|---|---|---|
IS- | 1 | In high-side configuration, a short from the bus supply to VS will occur. High current will flow from bus supply to VS or vice versa. The shunt could be damaged due to high current. In low side configuration, system functionality will be affected negatively but not the IC. | A for high-side; C for low-side |
IS- | 2 | In high-side configuration, a short from the bus supply to VS will occur. High current will flow from bus supply to VS or vice versa. The shunt could be damaged due to high current. In low side configuration, system functionality will be affected negatively but not the IC. | A for high-side; C for low-side |
IS- | 3 | In high-side configuration, a short from the bus supply to VS will occur. High current will flow from bus supply to VS or vice versa. The shunt could be damaged due to high current. In low side configuration, system functionality will be affected negatively but not the IC. | A for high-side; C for low-side |
SH- | 4 | A short from the bus supply to VS will occur. High current will flow from bus supply to VS or vice versa. The shunt and die metal trace between pin IN- and SH- will be damaged. | A |
IN- | 5 | A short from the bus supply to VS will occur. High current will flow from bus supply to VS or vice versa. The shunt and die metal trace between pin IN- and SH- will be damaged. | A |
GND | 6 | Power supply shorted to GND. No power to the device. | B |
DNC1 | 7 | High current may flow in or out of this pin. Device may be damaged. | A |
NC | 8 | Normal operation. | D |
VS | 9 | Normal operation. | D |
REF2 | 10 | Normal operation if this pin is at VS potential by design, otherwise the system measurement will be incorrect. | D if REF2=VS by design; C otherwise |
REF1 | 11 | Normal operation if this pin is at VS potential by design, otherwise the system measurement will be incorrect. | D if REF1=VS by design; C otherwise |
NC | 12 | Normal operation. | D |
OUT | 13 | Output will be pulled to VS and output current will be short circuit limited. When left in this configuration for a long time, under high supplies self-heating could cause die junction temperature to exceed 150°C. | B |
DNC2 | 14 | High current may flow in or out of this pin. Device may be damaged. | A |
NC | 15 | Normal operation, with a slight increase in quiescent current. | C |
IN+ | 16 | A short from the bus supply to VS will occur. High current will flow from bus supply to VS or vice versa. Die metal trace between pin IN+ and SH+ will be damaged. | A |
SH+ | 17 | A short from the bus supply to VS will occur. High current will flow from bus supply to VS or vice versa. Die metal trace between pin IN+ and SH+ will be damaged. | A |
IS+ | 18 | In low-side configuration, a short from VS to GND will occur. The shunt could be damaged due to high current. In high side configuration, bus supply is shorted to VS and system functionality will be affected negatively but not the IC. | A for low-side; C for high-side |
IS+ | 19 | In low-side configuration, a short from VS to GND will occur. The shunt could be damaged due to high current. In high side configuration, bus supply is shorted to VS and system functionality will be affected negatively but not the IC. | A for low-side; C for high-side |
IS+ | 20 | In low-side configuration, a short from VS to GND will occur. The shunt could be damaged due to high current. In high side configuration, bus supply is shorted to VS and system functionality will be affected negatively but not the IC. | A for low-side; C for high-side |