SCLA017A
July 2019 – April 2021
SN74HC595
Trademarks
1
Block Diagram
2
Optimizing System Controller I/O Usage
3
Logic and Translation Use Cases
3.1
Logic Use Cases
3.1.1
Combine Power Good Signals
3.1.2
Debounce Switches and Buttons
3.1.3
Increase Number of Controller Inputs
3.1.4
Increase Number of Controller Outputs
3.2
Voltage Translation Use Cases
3.2.1
SPI Communication
3.2.2
RMII Communication
4
Recommended Logic and Translation Families for Network Switches
4.1
AXC: Advanced eXtremely Low-Voltage CMOS Translation
4.2
LVC: Low-Voltage CMOS Logic and Translation
4.3
HC: High-speed CMOS Logic
5
Revision History
3.1.3
Increase Number of Controller Inputs
Figure 3-3
Using Shift-register to Serialize Parallel Data and Conserve Controller I/O's
Input 8 bits of parallel data to the System Controller with as few as two I/Os
Daisy chain shift registers to produce large numbers of inputs
Input up to 180 Mbps of serial data with a parallel-in serial-out shift register
See
online parametric search tool
to find the right Shift Register