The device contains the following digital I/O pins, all referenced with respect to the IOVDD supply voltage:
- SEL1 for Hardware Mode selections
- SEL2_SCL, SEL3_SDA for I2C communication to the device and Hardware Mode
selections.
- SEL4_AD to set the I2C device address and Hardware Mode selections.
- SEL5_CLASSH for Boost PWM control and Hardware Mode selections.
- SBCLK, FSYNC, SDIN, SDOUT for the TDM/I2S audio serial interface.
- IRQz for the device interrupt.
- SDz for hardware shutdown of the device.
These digital pins need to be routed away from the high-voltage switching nodes (SW, OUT_P, OUT_N), to avoid any coupling, which can corrupt the integrity of the digital signals.