SLAU144K December 2004 – August 2022 MSP430AFE221 , MSP430AFE222 , MSP430AFE223 , MSP430AFE231 , MSP430AFE232 , MSP430AFE233 , MSP430AFE251 , MSP430AFE252 , MSP430AFE253 , MSP430F2001 , MSP430F2002 , MSP430F2003 , MSP430F2011 , MSP430F2012 , MSP430F2013 , MSP430F2101 , MSP430F2111 , MSP430F2112 , MSP430F2121 , MSP430F2122 , MSP430F2131 , MSP430F2132 , MSP430F2132-EP , MSP430F2232 , MSP430F2234 , MSP430F2252 , MSP430F2252-Q1 , MSP430F2254 , MSP430F2272 , MSP430F2272-Q1 , MSP430F2274 , MSP430F2274-EP , MSP430F233 , MSP430F2330 , MSP430F235 , MSP430F2350 , MSP430F2370 , MSP430F2410 , MSP430F2416 , MSP430F2417 , MSP430F2418 , MSP430F2419 , MSP430F247 , MSP430F2471 , MSP430F248 , MSP430F2481 , MSP430F249 , MSP430F2491 , MSP430F2616 , MSP430F2617 , MSP430F2618 , MSP430F2619 , MSP430G2001 , MSP430G2101 , MSP430G2102 , MSP430G2111 , MSP430G2112 , MSP430G2121 , MSP430G2131 , MSP430G2132 , MSP430G2152 , MSP430G2153 , MSP430G2201 , MSP430G2201-Q1 , MSP430G2202 , MSP430G2203 , MSP430G2210 , MSP430G2211 , MSP430G2212 , MSP430G2213 , MSP430G2221 , MSP430G2230 , MSP430G2231 , MSP430G2231-Q1 , MSP430G2232 , MSP430G2233 , MSP430G2252 , MSP430G2253 , MSP430G2302 , MSP430G2303 , MSP430G2312 , MSP430G2313 , MSP430G2332 , MSP430G2333 , MSP430G2352 , MSP430G2353 , MSP430G2402 , MSP430G2403 , MSP430G2412 , MSP430G2413 , MSP430G2432 , MSP430G2433 , MSP430G2444 , MSP430G2452 , MSP430G2453 , MSP430G2513 , MSP430G2533 , MSP430G2544 , MSP430G2553 , MSP430G2744 , MSP430G2755 , MSP430G2855 , MSP430G2955 , MSP430TCH5E
Detailed MSP430X instruction binary descriptions are shown in the following tables.
Instruction | Instruction Group | src or data.19:16 | Instruction Identifier | dst | |||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 12 | 11 | 8 | 7 | 4 | 3 | 0 | ||||||||||
MOVA | 0 | 0 | 0 | 0 | src | 0 | 0 | 0 | 0 | dst |
MOVA @Rsrc,Rdst | ||||||
0 | 0 | 0 | 0 | src | 0 | 0 | 0 | 1 | dst |
MOVA @Rsrc+,Rdst | |||||||
0 | 0 | 0 | 0 | &abs.19:16 | 0 | 0 | 1 | 0 | dst |
MOVA &abs20,Rdst | |||||||
&abs.15:0 | |||||||||||||||||
0 | 0 | 0 | 0 | src | 0 | 0 | 1 | 1 | dst |
MOVA x(Rsrc),Rdst | |||||||
x.15:0 | ±15-bit index x | ||||||||||||||||
0 | 0 | 0 | 0 | src | 0 | 1 | 1 | 0 | &abs.19:16 |
MOVA Rsrc,&abs20 | |||||||
&abs.15:0 | |||||||||||||||||
0 | 0 | 0 | 0 | src | 0 | 1 | 1 | 1 | dst |
MOVA Rsrc,X(Rdst) | |||||||
x.15:0 | ±15-bit index x | ||||||||||||||||
0 | 0 | 0 | 0 | imm.19:16 | 1 | 0 | 0 | 0 | dst |
MOVA #imm20,Rdst | |||||||
imm.15:0 | |||||||||||||||||
CMPA | 0 | 0 | 0 | 0 | imm.19:16 | 1 | 0 | 0 | 1 | dst |
CMPA #imm20,Rdst | ||||||
imm.15:0 | |||||||||||||||||
ADDA | 0 | 0 | 0 | 0 | imm.19:16 | 1 | 0 | 1 | 0 | dst |
ADDA #imm20,Rdst | ||||||
imm.15:0 | |||||||||||||||||
SUBA | 0 | 0 | 0 | 0 | imm.19:16 | 1 | 0 | 1 | 1 | dst |
SUBA #imm20,Rdst | ||||||
imm.15:0 | |||||||||||||||||
MOVA | 0 | 0 | 0 | 0 | src | 1 | 1 | 0 | 0 | dst |
MOVA Rsrc,Rdst | ||||||
CMPA | 0 | 0 | 0 | 0 | src | 1 | 1 | 0 | 1 | dst |
CMPA Rsrc,Rdst | ||||||
ADDA | 0 | 0 | 0 | 0 | src | 1 | 1 | 1 | 0 | dst |
ADDA Rsrc,Rdst | ||||||
SUBA | 0 | 0 | 0 | 0 | src | 1 | 1 | 1 | 1 | dst |
SUBA Rsrc,Rdst |
Instruction | Instruction Group | Bit Loc. | Inst. ID | Instruction Identifier | dst | ||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 12 | 11 | 10 | 9 | 8 | 7 | 4 | 3 | 0 | ||||||||
RRCM.A | 0 | 0 | 0 | 0 | n – 1 | 0 | 0 | 0 | 1 | 0 | 0 | dst |
RRCM.A #n,Rdst | ||||
RRAM.A | 0 | 0 | 0 | 0 | n – 1 | 0 | 1 | 0 | 1 | 0 | 0 | dst |
RRAM.A #n,Rdst | ||||
RLAM.A | 0 | 0 | 0 | 0 | n – 1 | 1 | 0 | 0 | 1 | 0 | 0 | dst |
RLAM.A #n,Rdst | ||||
RRUM.A | 0 | 0 | 0 | 0 | n – 1 | 1 | 1 | 0 | 1 | 0 | 0 | dst |
RRUM.A #n,Rdst | ||||
RRCM.W | 0 | 0 | 0 | 0 | n – 1 | 0 | 0 | 0 | 1 | 0 | 1 | dst |
RRCM.W #n,Rdst | ||||
RRAM.W | 0 | 0 | 0 | 0 | n – 1 | 0 | 1 | 0 | 1 | 0 | 1 | dst |
RRAM.W #n,Rdst | ||||
RLAM.W | 0 | 0 | 0 | 0 | n – 1 | 1 | 0 | 0 | 1 | 0 | 1 | dst |
RLAM.W #n,Rdst | ||||
RRUM.W | 0 | 0 | 0 | 0 | n – 1 | 1 | 1 | 0 | 1 | 0 | 1 | dst |
RRUM.W #n,Rdst |
Instruction | Instruction Identifier | dst | |||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
15 | 12 | 11 | 8 | 7 | 6 | 5 | 4 | 3 | 0 | ||||||||
RETI | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
CALLA | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | dst |
CALLA Rdst | |||
0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | dst |
CALLA x(Rdst) | ||||
x.15:0 | |||||||||||||||||
0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | dst |
CALLA @Rdst | ||||
0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | dst |
CALLA @Rdst+ | ||||
0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | &abs.19:16 |
CALLA &abs20 | ||||
&abs.15:0 | |||||||||||||||||
0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | x.19:16 |
CALLA EDE | ||||
x.15:0 |
CALLA x(PC) | ||||||||||||||||
0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | imm.19:16 |
CALLA #imm20 | ||||
imm.15:0 | |||||||||||||||||
Reserved | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | x | x | x | x | |
Reserved | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | x | x | x | x | x | x | |
PUSHM.A | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | n – 1 | dst |
PUSHM.A #n,Rdst | ||||||
PUSHM.W | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | n – 1 | dst |
PUSHM.W #n,Rdst | ||||||
POPM.A | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | n – 1 | dst – n + 1 |
POPM.A #n,Rdst | ||||||
POPM.W | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | n – 1 | dst – n + 1 |
POPM.W #n,Rdst |