SLAU144K December 2004 – August 2022 MSP430AFE221 , MSP430AFE222 , MSP430AFE223 , MSP430AFE231 , MSP430AFE232 , MSP430AFE233 , MSP430AFE251 , MSP430AFE252 , MSP430AFE253 , MSP430F2001 , MSP430F2002 , MSP430F2003 , MSP430F2011 , MSP430F2012 , MSP430F2013 , MSP430F2101 , MSP430F2111 , MSP430F2112 , MSP430F2121 , MSP430F2122 , MSP430F2131 , MSP430F2132 , MSP430F2132-EP , MSP430F2232 , MSP430F2234 , MSP430F2252 , MSP430F2252-Q1 , MSP430F2254 , MSP430F2272 , MSP430F2272-Q1 , MSP430F2274 , MSP430F2274-EP , MSP430F233 , MSP430F2330 , MSP430F235 , MSP430F2350 , MSP430F2370 , MSP430F2410 , MSP430F2416 , MSP430F2417 , MSP430F2418 , MSP430F2419 , MSP430F247 , MSP430F2471 , MSP430F248 , MSP430F2481 , MSP430F249 , MSP430F2491 , MSP430F2616 , MSP430F2617 , MSP430F2618 , MSP430F2619 , MSP430G2001 , MSP430G2101 , MSP430G2102 , MSP430G2111 , MSP430G2112 , MSP430G2121 , MSP430G2131 , MSP430G2132 , MSP430G2152 , MSP430G2153 , MSP430G2201 , MSP430G2201-Q1 , MSP430G2202 , MSP430G2203 , MSP430G2210 , MSP430G2211 , MSP430G2212 , MSP430G2213 , MSP430G2221 , MSP430G2230 , MSP430G2231 , MSP430G2231-Q1 , MSP430G2232 , MSP430G2233 , MSP430G2252 , MSP430G2253 , MSP430G2302 , MSP430G2303 , MSP430G2312 , MSP430G2313 , MSP430G2332 , MSP430G2333 , MSP430G2352 , MSP430G2353 , MSP430G2402 , MSP430G2403 , MSP430G2412 , MSP430G2413 , MSP430G2432 , MSP430G2433 , MSP430G2444 , MSP430G2452 , MSP430G2453 , MSP430G2513 , MSP430G2533 , MSP430G2544 , MSP430G2553 , MSP430G2744 , MSP430G2755 , MSP430G2855 , MSP430G2955 , MSP430TCH5E
Figure 3-9 illustrates the double-operand instruction format.
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Op-code | S-Reg | Ad | B/W | As | D-Reg |
Table 3-11 lists and describes the double operand instructions.
Mnemonic | S-Reg, D-Reg |
Operation | Status Bits | |||
---|---|---|---|---|---|---|
V | N | Z | C | |||
|
|
src → dst | - | - | - | - |
|
|
src + dst → dst | * | * | * | * |
|
|
src + dst + C → dst | * | * | * | * |
|
|
dst + .not.src + 1 → dst | * | * | * | * |
|
|
dst + .not.src + C → dst | * | * | * | * |
|
|
dst - src | * | * | * | * |
|
|
src + dst + C → dst (decimally) | * | * | * | * |
|
|
src .and. dst | 0 | * | * | * |
|
|
not.src .and. dst → dst | - | - | - | - |
|
|
src .or. dst → dst | - | - | - | - |
|
|
src .xor. dst → dst | * | * | * | * |
|
|
src .and. dst → dst | 0 | * | * | * |
* | The status bit is affected |
– | The status bit is not affected |
0 | The status bit is cleared |
1 | The status bit is set |
Instructions
CMP
and
SUB
The instructions
CMP
and
SUB
are identical except for the storage of the result. The same is true for the
BIT
and
AND
instructions.