SLAU846A June 2023 – October 2023 MSPM0G1105 , MSPM0G1106 , MSPM0G1107 , MSPM0G1505 , MSPM0G1506 , MSPM0G1507 , MSPM0G3105 , MSPM0G3105-Q1 , MSPM0G3106 , MSPM0G3106-Q1 , MSPM0G3107 , MSPM0G3107-Q1 , MSPM0G3505 , MSPM0G3505-Q1 , MSPM0G3506 , MSPM0G3506-Q1 , MSPM0G3507 , MSPM0G3507-Q1
The AES module provides four interrupt sources which can be configured to source a CPU interrupt event. In order of decreasing interrupt priority, the CPU interrupt events from the AES are given inTable 28-341 .
Index (IIDX) | Name | Description |
---|---|---|
0 | AESRDY | Indicates that the AES module has completed the selected operation and the results can be read from AESADOUT (if applicable). |
1 | DMA0 | Not to be used for normal operation. |
2 | DMA1 | Not to be used for normal operation. |
3 | DMA2 | Not to be used for normal operation. |
The CPU interrupt event configuration is managed with the event management registers. See Section 7.2.5 for guidance on configuring these registers for CPU interrupts.