SLAU846B June 2023 – November 2024 MSPM0G1105 , MSPM0G1106 , MSPM0G1107 , MSPM0G1505 , MSPM0G1506 , MSPM0G1507 , MSPM0G1519 , MSPM0G3105 , MSPM0G3105-Q1 , MSPM0G3106 , MSPM0G3106-Q1 , MSPM0G3107 , MSPM0G3107-Q1 , MSPM0G3505 , MSPM0G3505-Q1 , MSPM0G3506 , MSPM0G3506-Q1 , MSPM0G3507 , MSPM0G3507-Q1 , MSPM0G3519
MFPCLK provides a continuous 4MHz clock to the external clock output (CLK_OUT) mux and 12-bit DAC modulesin RUN, SLEEP, or STOP mode. Unlike MFCLK, which also produces a continuous 4MHz clock for use by most peripherals, MFPCLK is asynchronous to MCLK/ULPCLK and it can be sourced from either the SYSOSC or from HFCLK (HFXT or HFCLK_IN) to provide higher precision to the DACs, improving DAC performance.
The 12-bit DAC modules do not have a clock selection mux. The 12-bit DAC clock source is selected by configuring MFPCLK. To select HFCLK (HFXT or HFCLK_IN) to source the MFPCLK, set the MFPCLKSRC in the GENCLKCFG register in SYSCTL.
To enable the MFPCLK, set the MFPCLKEN bit in the GENCLKEN register in SYSCTL.