SLOS265E
August 1999 – March 2024
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information: THS4021
5.5
Thermal Information: THS4022
5.6
Electrical Characteristics: THS4021D and THS4022DGN
5.7
Electrical Characteristics: THS4021DGN
5.8
Typical Characteristics: THS4021D and THS4022DGN
5.9
Typical Characteristics: THS4021DGN
6
Detailed Description
6.1
Overview
6.2
Functional Block Diagram
6.3
Feature Description
6.3.1
Offset Nulling
6.4
Device Functional Modes
7
Application and Implementation
7.1
Application Information
7.1.1
Driving a Capacitive Load
7.1.2
General Configuration
7.2
Power Supply Recommendations
7.3
Layout
7.3.1
Layout Guidelines
7.3.1.1
General PowerPAD™ Integrated Circuit Package Design Considerations
7.3.2
Layout Example
8
Device and Documentation Support
8.1
Documentation Support
8.1.1
Related Documentation
8.2
Receiving Notification of Documentation Updates
8.3
Support Resources
8.4
Trademarks
8.5
Electrostatic Discharge Caution
8.6
Glossary
9
Revision History
10
Mechanical, Packaging, and Orderable Information
1
Features
Ultra-low 1.2nV/√Hz voltage noise
High speed:
2GHz gain-bandwidth product
470V/μs slew rate
30ns settling time (0.1%)
Stable at gains ≥10V/V
Output drive, I
O
= 200mA (typical)
Very low distortion:
THD = –68dBc (f = 1MHz, R
L
= 150Ω)
Wide range of power supplies:
V
CC
= ±4.5V to ±16V
Offset nulling pins on the THS4021